电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS43R16160B-6BL-TR

产品描述DRAM 256M, 2.5v, DDR, 16Mx16, 166MHz, 60 ball BGA (8mmx13mm) RoHS, T&R
产品类别存储   
文件大小879KB,共41页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS43R16160B-6BL-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS43R16160B-6BL-TR - - 点击查看 点击购买

IS43R16160B-6BL-TR概述

DRAM 256M, 2.5v, DDR, 16Mx16, 166MHz, 60 ball BGA (8mmx13mm) RoHS, T&R

IS43R16160B-6BL-TR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
类型
Type
SDRAM - DDR1
Data Bus Width16 bit
Organization16 M x 16
封装 / 箱体
Package / Case
BGA-60
Memory Size256 Mbit
Maximum Clock Frequency166 MHz
Access Time0.7 ns
电源电压-最大
Supply Voltage - Max
2.7 V
电源电压-最小
Supply Voltage - Min
2.3 V
Supply Current - Max165 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
工作电源电压
Operating Supply Voltage
2.5 V

文档预览

下载PDF文档
IS43R83200B, IS46R83200B
IS43R16160B, IS46R16160B
32Mx8, 16Mx16
256Mb DDR Synchronous DRAM
• V
dd
=V
ddq
= 2.5V+0.2V (-5, -6, -75)
• Double data rate architecture; two data transfers
per clock cycle.
• Bidirectional , data strobe (DQS) is transmitted/
received with data
• Differential clock input (CLK and /CLK)
• DLL aligns DQ and DQS transitions with CLK
transitions edges of DQS
• Commands entered on each positive CLK edge;
• Data and data mask referenced to both edges of
DQS
• 4 bank operation controlled by BA0 , BA1
(Bank Address)
• /CAS latency -2.0 / 2.5 / 3.0 (programmable) ;
Burst length -2 / 4 / 8 (programmable)
Burst type -Sequential / Interleave (program-
mable)
• Auto precharge/ All bank precharge controlled
by A10
• 8192 refresh cycles / 64ms (4 banks concurrent
refresh)
• Auto refresh and Self refresh
• Row address A0-12 / Column address A0-9(x8)/
A0-8(x16)
• SSTL_2 Interface
• Package:
66-pin TSOP II (x8 and x16)
60-ball TF-BGA (x16 only)
• Temperature Range:
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive (-40
o
C to +85
o
C)
AUGUST 2010
FEATURES:
DESCRIPTION:
IS43/46R83200B is a 4-bank x 8,388,608-word x8bit,
IS43/46R16160B is a 4-bank x 4,194,304-word x 16bit
double data rate synchronous DRAM , with SSTL_2
interface. All control and address signals are referenced
to the rising edge of CLK. Input data is registered on
both edges of data strobe, and output data and data
strobe are referenced on both edges of CLK. The device
achieves very high speed clock rate up to 200 MHz.
KEY TIMING PARAMETERS
Parameter
-5
-6
-75
Clk Cycle Time
CAS Latency = 3
5
6
7.5
CAS Latency = 2.5
5
6
7.5
CAS Latency = 2
7.5
7.5
7.5
Clk Frequency
CAS Latency = 3
200
167
133
CAS Latency = 2.5 200
167
133
CAS Latency = 2
133
133
133
Access Time from Clock
CAS Latency = 3
+0.70 +0.70 +0.75
CAS Latency = 2.5 +0.70 +0.70 +0.75
CAS Latency = 2
+0.75 +0.75 +0.75
Unit
ns
ns
ns
MHz
MHz
MHz
ns
ns
ns
ADDRESS TABLE
Parameter
Configuration
Bank Address Pins
Autoprecharge Pins
Row Addresses
Column Addresses
Refresh Count
32M x 8
8M x 8 x 4
banks
BA0, BA1
A10/AP
A0 – A12
A0 – A9
8192 / 64ms
16M x 16
4M x 16 x 4
banks
BA0, BA1
A10/AP
A0 – A12
A0 – A8
8192 / 64ms
Copyright © 2010 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without
notice. ISSI assumes no liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the
latest version of this device specification before relying on any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reason-
ably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications
unless Integrated Silicon Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc.
Rev.
E
08/13/2010
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 59  2069  2307  2237  1939  32  40  10  59  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved