电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT71V433

产品描述32K x 32 3.3V Synchronous SRAM Flow-Through Outputs
文件大小263KB,共19页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT71V433概述

32K x 32 3.3V Synchronous SRAM Flow-Through Outputs

文档预览

下载PDF文档
32K x 32
3.3V Synchronous SRAM
Flow-Through Outputs
Features
32K x 32 memory configuration
Supports high performance system speed:
Commercial and Industrial:
— 11 11ns Clock-to-Data Access (50MHz)
— 12 12ns Clock-to-Data Access (50MHz)
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
Single 3.3V power supply (+10/-5%)
Packaged in a JEDEC Standard 100-pin rectangular plastic
thin quad flatpack (TQFP).
IDT71V433
x
x
x
x
x
x
x
Description
The IDT71V433 is a 3.3V high-speed 1,048,576-bit SRAM orga-
nized as 32K x 32 with full support of various processor interfaces
including the Pentium™ and PowerPC™. The flow-through burst archi-
tecture provides cost-effective 2-1-1-1 performance for processors up to
50 MHz.
The IDT71V433 SRAM contains write, data-input, address and
control registers. There are no registers in the data output path (flow-
through architecture). Internal logic allows the SRAM to generate a
self-timed write based upon a decision which can be left until the
extreme end of the write cycle.
The burst mode feature offers the highest level of performance to
the system designer, as the IDT71V433 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from
the array after a clock-to-data access time delay from the rising clock
edge of the same cycle. If burst mode operation is selected (ADV=LOW),
the subsequent three cycles of output data will be available to the
user on the next three rising clock edges. The order of these three
addresses will be defined by the internal burst counter and the
LBO
input pin.
The IDT71V433 SRAM utilizes IDT's high-performance 3.3V
CMOS process, and is packaged in a JEDEC Standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP).
Pin Description
A
0
–A
14
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
–BW
4
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
–I/O
31
V
DD
, V
DDQ
V
SS
, V
SSQ
Address Inputs
Chip Enable
Chips Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock Input
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input/Output
Co re and I/O Power Supply (3.3V)
Array Ground, I/O Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Power
Power
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
3729 tbl 01
Pentium is a trademark of Intel Corp.
PowerPC is a trademark of International Business Machines, Inc.
AUGUST 2001
1
DSC-3729/04
©2000 Integrated Device Technology, Inc.

IDT71V433相似产品对比

IDT71V433 71V433S11PF 71V433S12PF 71V433S11PFI 71V433S12PFI IDT71V433S11PF IDT71V433S12PF IDT71V433S11PFI IDT71V433S12PFI
描述 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs
zd测试zd测试1
zd测试zd测试1 ...
eric_wang 模拟电子
>>调查一下大家做嵌入式开发的工资水平
偶是做web开发转过来的,什么都搞不定,很郁闷很郁闷。 开个题散点分给大家。 顺便调查一哈大家做嵌入式开发的工资情况 ——地点,工作年限,工资水平。...
lin62485145 嵌入式系统
“第三届‘ZLG’杯”后感想
本帖最后由 paulhyde 于 2014-9-15 08:58 编辑 在第三届“ZLG杯”中国大学生ARM嵌入式系统电子设计竞赛我们组的作品“基于EasyARM1138和RFID的病房无线体温监测终端”排在65名(全国500组), ......
小瑞 电子竞赛
关于TLC2543 AD转换的问题
请教各位用过TLC2543 ADC芯片的大侠: (1) 我用芯片内部的自检来测试,感觉存在误差,具体如下:当用通道1110测内部Vref+(接+5V,基准用外部基准芯片提供,万用表测量为5.005V) ,数据手册 ......
zhubajie1122 Microchip MCU
求助:PIC单片机端口设置为输入时,为什么引脚有电压输出
void POWER_INIT(void) { OSCCON = 0B01100001; //WDT 32KHZ IRCF=110=8MHZ,0.25US/T //Bit0=1,系统时钟为内部振荡器 //Bit0=0,时钟源由FOSC<2:0>决定即编译 ......
wqm2014 单片机
电容系数会影响到哪些地方
为任何电路选择电容器时都需要注意失真问题。如果电容器在信号路径中,就会出现这类失真。图 1 是 2 个在信号路径中包含电容器的典型电路。http://www.deyisupport.com/resized-image.ashx/__si ......
EEWORLD社区 模拟与混合信号

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1274  2078  13  1437  2427  26  42  1  29  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved