电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V433S12PFI

产品描述32K x 32 3.3V Synchronous SRAM Flow-Through Outputs
文件大小263KB,共19页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

71V433S12PFI概述

32K x 32 3.3V Synchronous SRAM Flow-Through Outputs

文档预览

下载PDF文档
32K x 32
3.3V Synchronous SRAM
Flow-Through Outputs
Features
32K x 32 memory configuration
Supports high performance system speed:
Commercial and Industrial:
— 11 11ns Clock-to-Data Access (50MHz)
— 12 12ns Clock-to-Data Access (50MHz)
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW), byte
write enable (BWE), and byte writes (BWx)
Power down controlled by ZZ input
Single 3.3V power supply (+10/-5%)
Packaged in a JEDEC Standard 100-pin rectangular plastic
thin quad flatpack (TQFP).
IDT71V433
x
x
x
x
x
x
x
Description
The IDT71V433 is a 3.3V high-speed 1,048,576-bit SRAM orga-
nized as 32K x 32 with full support of various processor interfaces
including the Pentium™ and PowerPC™. The flow-through burst archi-
tecture provides cost-effective 2-1-1-1 performance for processors up to
50 MHz.
The IDT71V433 SRAM contains write, data-input, address and
control registers. There are no registers in the data output path (flow-
through architecture). Internal logic allows the SRAM to generate a
self-timed write based upon a decision which can be left until the
extreme end of the write cycle.
The burst mode feature offers the highest level of performance to
the system designer, as the IDT71V433 can provide four cycles of data
for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from
the array after a clock-to-data access time delay from the rising clock
edge of the same cycle. If burst mode operation is selected (ADV=LOW),
the subsequent three cycles of output data will be available to the
user on the next three rising clock edges. The order of these three
addresses will be defined by the internal burst counter and the
LBO
input pin.
The IDT71V433 SRAM utilizes IDT's high-performance 3.3V
CMOS process, and is packaged in a JEDEC Standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP).
Pin Description
A
0
–A
14
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
–BW
4
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
–I/O
31
V
DD
, V
DDQ
V
SS
, V
SSQ
Address Inputs
Chip Enable
Chips Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock Input
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input/Output
Co re and I/O Power Supply (3.3V)
Array Ground, I/O Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Power
Power
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
3729 tbl 01
Pentium is a trademark of Intel Corp.
PowerPC is a trademark of International Business Machines, Inc.
AUGUST 2001
1
DSC-3729/04
©2000 Integrated Device Technology, Inc.

71V433S12PFI相似产品对比

71V433S12PFI 71V433S11PF 71V433S12PF 71V433S11PFI IDT71V433 IDT71V433S11PF IDT71V433S12PF IDT71V433S11PFI IDT71V433S12PFI
描述 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs 32K x 32 3.3V Synchronous SRAM Flow-Through Outputs
人性的迷失能否复归(李嘉诚演说)
尊敬的各位校董、各位校领导、各位嘉宾、老师们、同学们: 小时候我的志愿想做医生,也曾想过当大学教授而不是要做一个企业家,你们也许不知道,我曾想过多少多少次,如果像你们一样有机会上大 ......
hkn 聊聊、笑笑、闹闹
PCB LAYOUT 手冊
电路板设计文档 PCB LAYOUT 手冊 ...
fighting PCB设计
EEWORLD大学堂----直播回放: HARTING浩亭 - 电气控制柜如何快速低成本地进行线缆安装
直播回放: HARTING浩亭 - 电气控制柜如何快速低成本地进行线缆安装:https://training.eeworld.com.cn/course/67824...
hi5 综合技术交流
大家的片子温度怎样?
今天刚收到片子,拿来按习惯挂上一天没管,结果发现片子发热严重,测温器不在,凭经验感觉温度在40-50度之间,还是待机状态。如果这样的话可是很危险,裸片待机就能上50度的片子实际产品估计就 ......
leang521 微控制器 MCU
EVC写的程序在CE5.0 里可以运行,直接拷贝到CE6.0里不能运行 该咋整??
EVC写的程序在CE5.0 里可以运行,直接拷贝到CE6.0里不能运行 该咋整?? CE5.0和CE6.0 都是基于同样的硬件平台。CE6.0里已经加入了一些mfc的dll文件。...
lixiebin2003 嵌入式系统
笔记的一个问题
struct _TEST { unsigned long var1; unsigned char var2; unsigned int var3:1; unsigned int var4:1; unsigned int var5:1; unsigned int var6:1; } 问在32位平台 ......
vanlin1012 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1588  643  966  1120  991  32  13  20  23  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved