电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

8N4Q001EG-0147CDI8

产品描述Programmable Oscillators
产品类别无源元件   
文件大小163KB,共20页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

8N4Q001EG-0147CDI8在线购买

供应商 器件名称 价格 最低购买 库存  
8N4Q001EG-0147CDI8 - - 点击查看 点击购买

8N4Q001EG-0147CDI8概述

Programmable Oscillators

8N4Q001EG-0147CDI8规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
IDT (Integrated Device Technology)
产品种类
Product Category
Programmable Oscillators
产品
Product
XO

文档预览

下载PDF文档
Quad-Frequency Programmable XO IDT8N4Q001 REV G
DATA SHEET
General Description
The IDT8N4Q001 is a Quad-Frequency Programmable Clock
Oscillator with very flexible frequency programming capabilities. The
device uses IDT’s fourth generation FemtoClock® NG technology for
an optimum high clock frequency and low phase noise performance.
The device accepts 2.5V or 3.3V supply and is packaged in a small,
lead-free (RoHS 6) 10-lead ceramic 5mm x 7mm x 1.55mm package.
Besides the four default power-up frequencies set by the FSEL0 and
FSEL1 pins, the IDT8N4Q001 can be programmed via the I
2
C
interface to output clock frequencies between 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz to a very high degree of
precision with a frequency step size of 435.9Hz ÷
N
(N is the PLL
output divider). Since the FSEL0 and FSEL1 pins are mapped to four
independent PLL divider registers (P, MINT, MFRAC and N),
reprogramming those registers to other frequencies under control of
FSEL0 and FSEL1 is supported. The extended temperature range
supports wireless infrastructure, telecommunication and networking
end equipment requirements.
Features
Fourth generation FemtoClock® NG technology
Programmable clock output frequency from 15.476MHz to
866.67MHz and from 975MHz to 1,300MHz
Four power-up default frequencies (see part number order
codes), re-programmable by I
2
C
I
2
C programming interface for the output clock frequency and
internal PLL control registers
Frequency programming resolution is 435.9Hz ÷N
One 2.5V, 3.3V LVDS clock output
Two control inputs for the power-up default frequency
LVCMOS/LVTTL compatible control inputs
RMS phase jitter @ 156.25MHz (12kHz - 20MHz): 0.253ps
(typical), integer PLL feedback configuration
RMS phase jitter @ 156.25MHz (1kHz - 40MHz): 0.263ps
(typical), integer PLL feedback configuration
Full 2.5V or 3.3V supply modes
-40°C to 85°C ambient operating temperature
Available in Lead-free (RoHS 6) package
Block Diagram
OSC
f
XTAL
÷MINT,
MFRAC
2
25
FSEL1
FSEL0
SCLK
SDATA
OE
Pulldown
Pulldown
Pullup
Pullup
Pullup
Pin Assignment
÷P
PFD
&
LPF
FemtoClock® NG
VCO
1950-2600MHz
÷N
Q
nQ
DNU 1
OE 2
GND 3
FSEL0 4
FSEL1 5
10 SCLK
9 SDATA
8 V
DD
7 nQ
6 Q
7
Configuration Register (ROM)
(Frequency, APR, Polarity)
I
2
C Control
IDT8N4Q001
10-lead ceramic 5mm x 7mm x 1.55mm
package body
CD Package
Top View
IDT8N4Q001GCD
REVISION A
MARCH 6, 2012
1
©2012 Integrated Device Technology, Inc.
DSP_C2000程序员高手进阶_PDF_版
129956 129957129958 129959]...
qwqwqw2088 DSP 与 ARM 处理器
STTIME3问题
Error: identifier "TIM3" is undefined C:\Users\shenghua\Desktop\LCDDemo(lcd+led+buttom)\LCDDemo\project\main.c 378 为什么TIM3没有定义啊?...
gjb04720650 stm32/stm8
请大家推荐一充电芯片。
...
youhan001 电源技术
DIY示波器V2.0 最新进展-04.21
使用了一段时间altera 提供的cyclone开发板,觉得板子上的存储器资源特别充足。 43595 存储器 256-Mbit DDR SDRAM 1-Mbyte同步 SRAM 16-Mbytes闪存 但是外设比较少,比 ......
莫恩 DIY/开源硬件专区
DSP CCS工程文件构成
1. 源文件(*.c *.asm) 2. 头文件(*.h *.inc) 3. cmd文件 分为2种。 一种是用来分配RAM空间的,用来将程序下载到RAM内调试,因为开发过程中大部分 时间在调试程序,因此多用这类cm ......
Aguilera 微控制器 MCU
LED照明基础知识培训PPT教材--需者收藏!
这个PPT资料是个讲述LED照明比较基础的知识,是本人收藏的,并非本人制作,发出来,期望做LED照明的新朋友有所启发和收藏!希望对大家有帮助! LED是一种由半导体材料制成的组件,是一 ......
qwqwqw2088 电源技术

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1170  2296  1615  1018  1656  23  34  26  30  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved