电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT74SSTU32864

产品描述1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
文件大小171KB,共12页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT74SSTU32864概述

1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O

文档预览

下载PDF文档
IDT74SSTU32864/A/C/D/G
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
COMMERCIAL TEMPERATURE RANGE
1:1 AND 1:2 REGISTERED
BUFFER WITH 1.8V SSTL I/O
IDT74SSTU32864/
A/C/D/G
FEATURES:
1:1 and 1:2 registered buffer
1.8V Operation
SSTL_18 style clock and data inputs
Differential CLK input
Control inputs compatible with LVCMOS levels
Flow-through architecture for optimum PCB design
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Maximum operating frequency: 340MHz
• Available in 96-pin LFBGA package
APPLICATIONS:
• Ideally suited for DDR2-400/533 (PC2 - 3200/ 4200) registered
DIMM applications
• Along with CSPU877/A/D, zero delay PLL clock buffer, provides
complete solution for DDR2-400/533 DIMMs
• SSTU32864 is optimized for DDR2 Raw cards B and C
• SSTU32864A is optimized for DDR2 Raw card A
• SSTU32864C/D/G are optimized for DDR2 Raw cards A, B, and C
• SSTU32864G has control pins for output slew rate control
The SSTU32864 is a 25-bit 1:1 / 14-bit 1:2 configurable registered buffer
designed for 1.7V to 1.9V V
DD
operation. All clock and data inputs are
compatible with the JEDEC standard for SSTL_18. The control inputs are
LVCMOS. All outputs are 1.8V CMOS drivers that have been optimized
to drive the DDR2 DIMM load.
The SSTU32864 operates from a differential clock (CLK and
CLK).
Data
are registered at the crossing of CLK going high and
CLK
going low.
The C0 input controls the pinout configuration of the 1:2 pinout from the
A configuration (when low) to B configuration (when high). The C1 input
controls the configuration from the 25-bit 1:1 (when low) to 14-bit 1:2 (when
high).
This device supports low-power standby operation. When the reset input
(RESET) is low, the differential input receivers are disabled, and undriven
(floating) data, clock, and reference voltage (V
REF
) inputs are allowed. In
addition, when
RESET
is low all registers are reset, and all outputs are
forced low. The LVCMOS
RESET
and Cx inputs must always be held at
a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has
been supplied,
RESET
must be held in the low state during power up.
In the DDR2 DIMM application,
RESET
is specified to be completely
asynchronous with respect to CLK and
CLK.
Therefore, no timing
relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative
to the time to disable the differential input receivers. However, when coming
out of a reset, the register will become active quickly, relative to the time to
enable the differential input receivers. As long as the data inputs are low,
and the clock is stable during the time from the low-to-high transition of
RESET
until the input receivers are fully enabled, the design of the
SSTU32864 must ensure that the outputs will remain low, thus ensuring no
glitches on the outputs.
The device monitors both DCS and
CSR
inputs and will gate the outputs
from changing states when both DCS and
CSR
inputs are high. If either
DCS or
CSR
input is low, the device will function normally. The
RESET
input has priority over the DCS control and will force the inputs low. If the
DCS control functionality is not desired, then the
CSR
input can be hard-
wired to ground, in which case the set-up time requirement for DCS would
be the same as for the other D data inputs.
The SSTU32864G has two slew control pins (Z
OH
and Z
OL
) used to
optimize the signal integrity on the DIMM.
DESCRIPTION:
COMMERCIAL TEMPERATURE RANGE
1
c
2006 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
APRIL 2006
DSC-5980/27

IDT74SSTU32864相似产品对比

IDT74SSTU32864 IDT74SSTU32864ABF IDT74SSTU32864BF IDT74SSTU32864ABFG IDT74SSTU32864BFG 74SSTU32864GBFG
描述 1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O 1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O 1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O 1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O 1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O IC BUFFER 1:1/1:2 96-LFBGA

推荐资源

硬件编程语言
现在在it界最常用的硬件编程语言是什么?...
tule2006 嵌入式系统
请教此电路的作用
187048 请教此电路的作用 eeworldpostqq...
chilezhima 模拟电子
瞄准中国市场 威伯科主推ABS安全技术
由中国汽车技术研究中心主办的2006商用车安全技术研讨会日前在北京召开,作为协办方,美国标准集团旗下的威伯科汽车控制系统公司(WABCO)在此次大会上是真正的主角。 WABCO总裁古杰可、副总裁 ......
frozenviolet 汽车电子
为什么那么少的人愿意开源自己的代码
LZ最近还在用verilog调1602的驱动问题,,百度上搜索了很久,静态显示的例子还是有一些,动态驱动的例子很少很少,感觉学fpga难度比单片机大,不仅仅是因为它本身的难度,,更多的在于相关优秀 ......
kobe1941 FPGA/CPLD
大小功率LED照明方案选择
不管是大功率的还是小功率的LED照明应用,一般都由电源、LED驱动器、LED、透镜和基板几部分构成,其中关键的元件是LED驱动器,它必须提供一个恒流输出才能保证LED发出的光不会忽明忽暗、以及不 ......
探路者 LED专区
STVD反应太迟钝了!
以前用V3.X的版本好像都没这个问题,V4.1.5版本,点击左边的文件列表或者双击下面的find的结果时,要等10秒钟才能打开对应文件,期间就像软件死掉了一样,这让人怎么工作?...
wenyang1986 stm32/stm8

热门文章更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 737  224  1707  859  2495  15  5  35  18  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved