电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1381CV25-117AXC

产品描述Standard SRAM, 512KX36, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100
产品类别存储   
文件大小515KB,共35页
制造商Cypress(赛普拉斯)
标准  
下载文档 详细参数 全文预览

CY7C1381CV25-117AXC概述

Standard SRAM, 512KX36, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM HEIGHT, PLASTIC, TQFP-100

CY7C1381CV25-117AXC规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明LQFP,
针数100
Reach Compliance Codecompliant
ECCN代码3A991.B.2.A
Is SamacsysN
最长访问时间7.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度18874368 bit
内存集成电路类型STANDARD SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX36
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.6 mm
最大供电电压 (Vsup)2.625 V
最小供电电压 (Vsup)2.375 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层MATTE TIN (800)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间40
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1381CV25
CY7C1383CV25
18-Mbit (512K x 36/1M x 18) Flow-Through SRAM
Features
• Supports 133-MHz bus operations
• 512K X 36/1M X 18 common I/O
• 2.5V +/–5% core power supply (V
DD
)
• 2.5V I/O supply (V
DDQ
)
• Fast clock-to-output times
— 6.5 ns (133-MHz version)
— 7.5 ns (117-MHz version)
— 8.5 ns (100-MHz version)
• Provide high-performance 2-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
• Separate processor and controller address strobes
• Synchronous self-timed write
• Asynchronous output enable
• Offered in JEDEC-standard 100-pin TQFP,119-ball BGA
and 165-ball fBGA packages
• JTAG boundary scan for BGA and fBGA packages
• “ZZ” Sleep Mode option
Functional Description
[1]
The CY7C1381CV25/CY7C1383CV25 is a 2.5V, 512K x 36
and 1M x 18 Synchronous Flow through SRAMs, respectively
designed to interface with high-speed microprocessors with
minimum glue logic. Maximum access delay from clock rise is
6.5 ns (133-MHz version). A 2-bit on-chip counter captures the
first address in a burst and increments the address automati-
cally for the rest of the burst access. All synchronous inputs
are gated by registers controlled by a positive-edge-triggered
Clock Input (CLK). The synchronous inputs include all
addresses, all data inputs, address-pipelining Chip Enable
(CE
1
), depth-expansion Chip Enables (CE
2
and CE
3[2]
), Burst
Control inputs (ADSC, ADSP, and ADV), Write Enables (BW
x
,
and BWE), and Global Write (GW). Asynchronous inputs
include the Output Enable (OE) and the ZZ pin.
The CY7C1381CV25/CY7C1383CV25 allows either inter-
leaved or linear burst sequences, selected by the MODE input
pin. A HIGH selects an interleaved burst sequence, while a
LOW selects a linear burst sequence. Burst accesses can be
initiated with the Processor Address Strobe (ADSP) or the
cache Controller Address Strobe (ADSC) inputs. Address
advancement is controlled by the Address Advancement
(ADV) input.
Addresses and chip enables are registered at rising edge of
clock when either Address Strobe Processor (ADSP) or
Address Strobe Controller (ADSC) are active. Subsequent
burst addresses can be internally generated as controlled by
the Advance pin (ADV).
The CY7C1381CV25/CY7C1383CV25 operates from a +2.5V
core power supply. All outputs also operate with a +2.5 supply.
All
inputs
and
outputs
are
JEDEC-standard
JESD8-5-compatible.
Selection Guide
133 MHz
Maximum Access Time
Maximum Operating Current
Maximum CMOS Standby Current
6.5
210
70
117 MHz
7.5
190
70
100 MHz
8.5
175
70
Unit
ns
mA
mA
Notes:
1. For best–practices recommendations, please refer to the Cypress application note
System Design Guidelines
on www.cypress.com.
2. CE
3,
CE
2
are for TQFP and 165 fBGA package only. 119 BGA is offered only in 1 Chip Enable.
Cypress Semiconductor Corporation
Document #: 38-05241 Rev. *B
3901 North First Street
San Jose
,
CA 95134
408-943-2600
Revised April 19, 2004
driver於何時被啟動?
當執行oeminit時drvier是這段期間被執行嗎 還是在何時? thx...
huangjiangmin 嵌入式系统
上海:全球最大的汽车线束系统制造厂商招聘AutoSAR Engineer
急招autosar工程师,工作地点上海。欢迎伙伴们投递简历或者加微信了解。 :loveliness: 特别欢迎异地想来上海的小伙伴,学习顶知识的大好时机哦~ 此内容由EEWORLD论坛网友上海世诺原 ......
上海世诺 工作这点儿事
vi常用命令
插入:i 从光标当前位置开始插入a 从光标当前位置的下一个字符开始插入 o 在光标位置的下行插入一个空行,再进行插入O 在光标位置的上一行插入一个空行,再进行插入I 从光标所在行的开头开 ......
jingcheng ARM技术
DIY MSP430 系列USB接口的 JTAG 器件采购问题
USB的JTAG里有些精密电阻不好吗? TAOBAO里问了些都没有,希望那位朋友有什么好的店家可以透露透露啊! 特别里面的哪些0。1%的电阻 3 1K5 R33 R34 0603 ......
蓝雨夜 微控制器 MCU
应对IC多变性挑战,“趣味”新方法获得业界认可
国际物理设计研讨会(ISPD 2007) “最佳论文”奖提出了一种针对纳米IC多变性挑战的新方法,融合了用后硅片修复的设计优化。它概括了面向良品率设计(DFY)和可制造性设计(DFM)方法论的潜在研究方向 ......
gfd FPGA/CPLD
LPC54608开发板的性能及资源配置
有了前面的相关介绍,一些网友还觉得不够过瘾,下面就看一看该开发板的性能及资源配置吧。开发板的配置情况如下:u 272x480彩色LCD电容触摸屏u 板载高速USB,Link2调试探头(带CMSIS-DAP以及SEG ......
jinglixixi NXP MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1617  759  2438  1379  1226  20  49  12  25  41 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved