电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AC175

产品描述ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16
产品类别半导体    逻辑   
文件大小310KB,共12页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 详细参数 选型对比 全文预览

74AC175概述

ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16

ACT系列, 正边沿触发D触发器, 互补输出, PDSO16

74AC175规格参数

参数名称属性值
功能数量1
端子数量16
最大工作温度85 Cel
最小工作温度-40 Cel
最大供电/工作电压5.5 V
最小供电/工作电压4.5 V
额定供电电压5 V
加工封装描述4.40 MM, MO-153, TSSOP-16
无铅Yes
欧盟RoHS规范Yes
状态ACTIVE
工艺CMOS
包装形状RECTANGULAR
包装尺寸SMALL OUTLINE, THIN PROFILE, SHRINK PITCH
表面贴装Yes
端子形式GULL WING
端子间距0.6500 mm
端子涂层NICKEL PALLADIUM GOLD
端子位置DUAL
包装材料PLASTIC/EPOXY
温度等级INDUSTRIAL
系列ACT
逻辑IC类型D FLIP-FLOP
位数4
输出极性COMPLEMENTARY
传播延迟TPD12 ns
触发器类型POSITIVE EDGE
最大-最小频率236 MHz

文档预览

下载PDF文档
74AC175, 74ACT175 Quad D-Type Flip-Flop
April 2007
74AC175, 74ACT175
Quad D-Type Flip-Flop
Features
I
CC
reduced by 50%
Edge-triggered D-type inputs
Buffered positive edge-triggered clock
Asynchronous common reset
True and complement output
Outputs source/sink 24mA
ACT175 has TTL-compatible inputs
tm
General Description
The AC/ACT175 is a high-speed quad D-type flip-flop.
The device is useful for general flip-flop requirements
where clock and clear inputs are common. The informa-
tion on the D-type inputs is stored during the LOW-to-
HIGH clock transition. Both true and complemented out-
puts of each flip-flop are provided. A Master Reset input
resets all flip-flops, independent of the Clock or D-type
inputs, when LOW.
Ordering Information
Order
Number
74AC175SC
74AC175SJ
74AC175MTC
74AC175PC
74ACT175SC
74ACT175SJ
74ACT175MTC
Package
Number
M16A
M16D
MTC16
N16E
M16A
M16D
MTC16
Package Description
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Body
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300" Wide
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow
Body
16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide
16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide
Device also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering number.
Connection Diagram
Pin Descriptions
Pin Names
D
0
–D
3
CP
MR
Q
0
–Q
3
Q
0
–Q
3
Description
Data Inputs
Clock Pulse Input
Master Reset Input
True Outputs
Complement Outputs
FACT™ is a trademark of Fairchild Semiconductor Corporation.
©1988 Fairchild Semiconductor Corporation
74AC175, 74ACT175 Rev. 1.4
www.fairchildsemi.com

74AC175相似产品对比

74AC175 74AC175SC 74AC175_07 74ACT175 74AC175MTC
描述 ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 ACT SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16 AC SERIES, POSITIVE EDGE TRIGGERED D FLIP-FLOP, COMPLEMENTARY OUTPUT, PDSO16
功能数量 1 1 1 1 1
端子数量 16 16 16 16 16
表面贴装 Yes YES Yes Yes YES
端子形式 GULL WING GULL WING GULL WING GULL WING GULL WING
端子位置 DUAL DUAL DUAL DUAL DUAL
温度等级 INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL INDUSTRIAL
系列 ACT AC ACT ACT AC
位数 4 4 4 4 4
输出极性 COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY COMPLEMENTARY
触发器类型 POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE POSITIVE EDGE
最大工作温度 85 Cel - 85 Cel 85 Cel -
最小工作温度 -40 Cel - -40 Cel -40 Cel -
最大供电/工作电压 5.5 V - 5.5 V 5.5 V -
最小供电/工作电压 4.5 V - 4.5 V 4.5 V -
额定供电电压 5 V - 5 V 5 V -
加工封装描述 4.40 MM, MO-153, TSSOP-16 - 4.40 MM, MO-153, TSSOP-16 4.40 MM, MO-153, TSSOP-16 -
无铅 Yes - Yes Yes -
欧盟RoHS规范 Yes - Yes Yes -
状态 ACTIVE - ACTIVE ACTIVE -
工艺 CMOS - CMOS CMOS -
包装形状 RECTANGULAR - RECTANGULAR RECTANGULAR -
包装尺寸 SMALL OUTLINE, THIN PROFILE, SHRINK PITCH - SMALL OUTLINE, THIN PROFILE, SHRINK PITCH SMALL OUTLINE, THIN PROFILE, SHRINK PITCH -
端子间距 0.6500 mm - 0.6500 mm 0.6500 mm -
端子涂层 NICKEL PALLADIUM GOLD - NICKEL PALLADIUM GOLD NICKEL PALLADIUM GOLD -
包装材料 PLASTIC/EPOXY - PLASTIC/EPOXY PLASTIC/EPOXY -
逻辑IC类型 D FLIP-FLOP - D FLIP-FLOP D FLIP-FLOP -
传播延迟TPD 12 ns - 12 ns 12 ns -
最大-最小频率 236 MHz - 236 MHz 236 MHz -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 847  1320  210  1101  2862  3  55  28  19  25 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved