电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72271LA15TFI8

产品描述TQFP-64, Reel
产品类别存储   
文件大小502KB,共28页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

72271LA15TFI8在线购买

供应商 器件名称 价格 最低购买 库存  
72271LA15TFI8 - - 点击查看 点击购买

72271LA15TFI8概述

TQFP-64, Reel

72271LA15TFI8规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明STQFP-64
针数64
制造商包装代码PP64
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间10 ns
其他特性RETRANSMIT; AUTO POWER DOWN; EASY EXPANDABLE IN DEPTH AND WIDTH
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e0
长度10 mm
内存密度294912 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数32768 words
字数代码32000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织32KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源5 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.02 A
最大压摆率0.075 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SuperSync FIFO
16,384 x 9
32,768 x 9
FEATURES:
IDT72261LA
IDT72271LA
LEAD FINISH (SnPb) ARE IN EOL PROCESS - LAST TIME BUY EXPIRES JUNE 15, 2018
Choose among the following memory organizations:
IDT72261LA 16,384 x 9
IDT72271LA 32,768 x 9
Pin-compatible with the IDT72281/72291 SuperSync FIFOs
10ns read/write cycle time (8ns access time)
Fixed, low first word data latency time
Auto power down minimizes standby power consumption
Master Reset clears entire FIFO
Partial Reset clears data, but retains programmable settings
Retransmit operation with fixed, low first word data latency time
Empty, Full and Half-Full flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags, each flag
can default to one of two preselected offsets
Program partial flags by either serial or parallel means
Select IDT Standard timing (using EF and FF flags) or First
Word Fall Through timing (using OR and IR flags)
Output enable puts data outputs into high impedance state
Easily expandable in depth and width
Independent Read and Write clocks (permit reading and writing
simultaneously)
Available in the 64-pin Thin Quad Flat Pack (TQFP) and the 64-
pin Slim Thin Quad Flat Pack (STQFP)
High-performance submicron CMOS technology
Industrial temperature range (–40°C to +85°C) is available
Green parts available, see ordering information
The IDT72261LA/72271LA are exceptionally deep, high speed, CMOS
First-In-First-Out (FIFO) memories with clocked read and write controls.
These FIFOs offer numerous improvements over previous SuperSync
FIFOs, including the following:
The limitation of the frequency of one clock input with respect to the other
has been removed. The Frequency Select pin (FS) has been removed,
thus it is no longer necessary to select which of the two clock inputs,
RCLK or WCLK, is running at the higher frequency.
The period required by the retransmit operation is now fixed and short.
The first word data latency period, from the time the first word is written
to an empty FIFO to the time it can be read, is now fixed and short. (The
variable clock cycle counting delay associated with the latency period found
on previous SuperSync devices has been eliminated on this SuperSync
family.)
DESCRIPTION:
FUNCTIONAL BLOCK DIAGRAM
WEN
WCLK
D
0
-D
8
LD SEN
INPUT REGISTER
OFFSET REGISTER
FF/IR
PAF
EF/OR
PAE
HF
FWFT/SI
WRITE CONTROL
LOGIC
RAM ARRAY
16,384 x 9
32,768 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ
CONTROL
LOGIC
OUTPUT REGISTER
MRS
PRS
RT
RESET
LOGIC
RCLK
REN
OE
Q
0
-Q
8
4671 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SuperSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
FEBRUARY 2018
DSC-4671/6
©
2018 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
请问有用过RS232转USB的接口吗?什么片子稳定性好?
来自电子工程师技术交流:12425841...
steel 测试/测量
基于FPGA的多种形式分频的设计与实现
作者:北京交通大学现代通信研究所 高培军本文通过在QuartursⅡ开发平台下,一种能够实现等占空比、非等占空比整数分频及半整数分频的通用分频器的FPGA设计与实现,介绍了利用VHDL硬件描述语言 ......
fighting 单片机
高云FPGA开发板开箱
本帖最后由 littleshrimp 于 2021-12-8 18:13 编辑 之前买过2个高云的FPGA小板,对他家的FPGA印象深刻,之前的板子因为集成度比较高应用起来不是很灵活。 论坛这次评测活动提供的高云FPGA ......
littleshrimp 国产芯片交流
有奖直播:英飞凌工业半导体在电机驱动行业中的应用 直播资料合集
英飞凌天猫店生日大促:三重好礼奉上,买指定商品满200元即送价值500元开发板! 直播资料合集 有奖直播:英飞凌工业半导体在电机驱动行业中的应用 直播回放: >>点 ......
EEWORLD社区 工业自动化与控制
RE200B
RE200B...
lorant 工业自动化与控制
关于LM8962例程设置IP地址和MAC地址的问题
在论坛上有网友问如何设置enet_io几个例程IP地址的问题. 1.如果你的开发板直接与电脑相连 修改或者指定开发板MAC地址和IP地址的方法 在开始定义 #define My_Mac_ID {0X00,0x14,0x97,0x0F ......
academic 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2432  1414  2505  1200  557  49  29  51  25  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved