电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT5T9891NLI8

产品描述PLL Based Clock Driver, 5T Series, 5 True Output(s), 0 Inverted Output(s), PQCC68, PLASTIC, VFQFN-68
产品类别逻辑   
文件大小210KB,共36页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

IDT5T9891NLI8概述

PLL Based Clock Driver, 5T Series, 5 True Output(s), 0 Inverted Output(s), PQCC68, PLASTIC, VFQFN-68

IDT5T9891NLI8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFN
包装说明VQCCN,
针数68
Reach Compliance Codecompliant
系列5T
输入调节DIFFERENTIAL MUX
JESD-30 代码S-PQCC-N68
JESD-609代码e0
长度10 mm
逻辑集成电路类型PLL BASED CLOCK DRIVER
功能数量1
反相输出次数
端子数量68
实输出次数5
最高工作温度85 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码VQCCN
封装形状SQUARE
封装形式CHIP CARRIER, VERY THIN PROFILE
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
Same Edge Skew-Max(tskwd)0.1 ns
座面最大高度1 mm
最大供电电压 (Vsup)2.7 V
最小供电电压 (Vsup)2.3 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
温度等级INDUSTRIAL
端子面层TIN LEAD
端子形式NO LEAD
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度10 mm
最小 fmax250 MHz
Base Number Matches1

文档预览

下载PDF文档
IDT5T9891
EEPROM PROGRAMMABLE 2.5V PROGRAMMABLE SKEW PLL DIFFERENTIAL
INDUSTRIAL TEMPERATURE RANGE
EEPROM PROGRAMMABLE 2.5V
PROGRAMMABLE SKEW PLL
DIFFERENTIAL CLOCK DRIVER
FEATURES:
DESCRIPTION:
IDT5T9891
• 2.5 V
DD
• 6 pairs of programmable skew outputs
• Low skew: 100ps all outputs at same interface level, 250ps all
outputs at different interface levels
• Selectable positive or negative edge synchronization
• Tolerant of spread spectrum input clock
• Synchronous output enable
• Selectable inputs
• Input frequency: 4.17MHz to 250MHz
• Output frequency: 12.5MHz to 250MHz
• Internal non-volatile EEPROM
• JTAG or I
2
C bus serial interface for programming
• Hot insertable and over-voltage tolerant inputs
• Feedback divide selection with multiply ratios of (1-6, 8, 10, 12)
• Selectable HSTL, eHSTL, 1.8V/2.5V LVTTL, or LVEPECL input
interface
• Selectable HSTL, eHSTL, or 1.8V/2.5V LVTTL output interface for
each output bank
• Selectable differential or single-ended inputs and six differen-
tial outputs
• PLL bypass for DC testing
• External differential feedback, internal loop filter
• Low Jitter: <75ps cycle-to-cycle, all outputs at same interface
level: <100ps cycle-to-cycle all outputs at different interface
levels
• Power-down mode
• Lock indicator
• Available in VFQFPN package
The IDT5T9891 is a 2.5V PLL differential clock driver intended for high
performance computing and data-communications applications. A key
feature of the programmable skew is the ability of outputs to lead or lag the
REF input signal. The IDT5T9891 has six differential programmable skew
outputs in six banks, including a dedicated differential feedback through the
use of JTAG or I
2
C programming. The redundant input capability allows
for a smooth change over to a secondary clock source when the primary
clock source is absent.
The clock driver can be configured through the use of JTAG/I
2
C program-
ming. An internal EEPROM will allow the user to save and restore the
configuration of the device.
The feedback bank allows divide-by-functionality from 1 to 12 through
the use of JTAG or I
2
C programming. This provides the user with frequency
multiplication 1 to 12 without using divided outputs for feedback. Each output
bank also allows for a divide-by functionality of 2 or 4.
The IDT5T9891 features a user-selectable, single-ended or differential
input to six differential outputs. The differential clock driver also acts as a
translator from a differential HSTL, eHSTL, 1.8V/2.5V LVTTL, LVEPECL, or
single-ended 1.8V/2.5V LVTTL input to HSTL, eHSTL, or 1.8V/2.5V LVTTL
outputs. Each output bank can be individually configured to be either HSTL,
eHSTL, 2.5V LVTTL, or 1.8V LVTTL, including the feedback bank. Also, each
clock input can be individually configured to accept 2.5V LVTTL, 1.8V LVTTL,
or differential signals. The outputs can be synchronously enabled/disabled.The
differential outputs can be synchronously enabled/disabled.
Furthermore, all the outputs can be synchronized with the positive edge
of the REF clock input or the negative edge of REF.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
INDUSTRIAL TEMPERATURE RANGE
1
c
2004
Integrated Device Technology, Inc.
JUNE 2004
DSC - 6505/13
晒WEBENCH设计的过程+ 9X3W LED电源方案
本帖最后由 olive888 于 2014-6-22 17:20 编辑 背景:进入21世纪以来,利用计算机设计开关电源已成为国际上电源领域的一项新技术,基于PC的各种专用软件工具已成为设计各种开关电源的强大工 ......
olive888 模拟与混合信号
材料常数B值的问题
请教大家,材料常数B值的允许偏差ΔB/B是什么意思?...
恰恰 测试/测量
FPGA器件的在线配置方法
摘要: 介绍基于SRAM LUT结构的FPGA器件的上电配置方式;着重介绍采用计算机串口下载配置数据的方法和AT89C2051单片机、串行EEPROM组成的串行配置系统的设计方法及实现多任务电路结构中配置的方 ......
26979746 FPGA/CPLD
别傻了(1):必要时可以和老板争一争
看到一些职场的小警示,感觉很不错,和大家分享一下。题目是我起的,意思就是让大家别以为有些规则可以违背,虽然公司的员工手册上讲得天花乱坠。 如果你 ......
Lazy_Boy 工作这点儿事
花20年我不信换不回一辆奔驰
花20年我不信换不回一辆奔驰, 都不要和我抢, 会出人命的...
osoon2008 聊聊、笑笑、闹闹
电容式触摸按键资料分享
近年来,触摸技术正在迅速向不同的市场领域渗透。尽管触摸技术类型迥异,但与其他技术相比,用于按键应用和屏幕应用的电容式触摸增长和渗透最快。其主要原因就在于,采用触摸按键不仅可以改善美 ......
wangwagn 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2671  2821  2023  1567  1364  31  43  36  28  8 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved