电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530RC107M000DG

产品描述LVPECL Output Clock Oscillator, 107MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小215KB,共12页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530RC107M000DG概述

LVPECL Output Clock Oscillator, 107MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530RC107M000DG规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TRAY
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性7%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率107 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压2.75 V
最小供电电压2.25 V
标称供电电压2.5 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.1 6/07
Copyright © 2007 by Silicon Laboratories
Si530/531
微电子辞典
微电子辞典...
呱呱 PCB设计
请问如何将一个文件(如TXT文件)导入到STM32中??谢谢
请问如何将一个文件(如TXT文件)导入到STM32中??谢谢...
SHOWA stm32/stm8
求助:D题:带啸叫检测与抑制的音频功率放大器的程序
本帖最后由 paulhyde 于 2014-9-15 03:03 编辑 哪位大神给个检测电压,频率,功率显示的程序,基于msp430f5529,液晶显示为TFT-LCD.谢谢啊 ...
jingji 电子竞赛
EMC外围电路常用器件的特性及选型注意事项
压敏电阻和气体放电管工作原理一样吗,它们各有什么优缺点?共模电感、差模电感会影响EMS吗?为什么要用X电容、Y电容,二者是否可以相互替换?NTC放在哪里合适?本文简单总结EMC外围电路常用器 ......
灞波儿奔 模拟与混合信号
CCS奇怪现象如何解决
1. 摘要 基于Eclipse开源框架的Code Composer Studio(CCSv5,CCSv6, CCSv7)在使用过程中有时候会出现显示异常,比如菜单丢失或者频繁崩溃等现象。这些异常也让开发人员很崩溃,可能会浪费 ......
fish001 DSP 与 ARM 处理器
CC2541串口1位置1问题????
串口不通,怎么回事????????? PERCFG = 0x00; //USART1为位置1 P0SEL |= BV(4) | BV(5);//配置P0.4和P0.5为外设,非GPIO P2SEL |= BV(6); //功能优先 U1CSR ......
1021256354 TI技术论坛

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2876  2859  168  1457  661  59  9  55  4  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved