电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530MA715M000BGR

产品描述LVPECL Output Clock Oscillator, 715MHz Nom, ROHS COMPLIANT, SMD, 6 PIN
产品类别无源元件    振荡器   
文件大小268KB,共15页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

530MA715M000BGR概述

LVPECL Output Clock Oscillator, 715MHz Nom, ROHS COMPLIANT, SMD, 6 PIN

530MA715M000BGR规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
其他特性TAPE AND REEL
最长下降时间0.35 ns
频率调整-机械NO
频率稳定性50%
JESD-609代码e4
制造商序列号530
安装特点SURFACE MOUNT
标称工作频率715 MHz
最高工作温度85 °C
最低工作温度-40 °C
振荡器类型LVPECL
物理尺寸7.0mm x 5.0mm x 1.85mm
最长上升时间0.35 ns
最大供电电压3.63 V
最小供电电压2.97 V
标称供电电压3.3 V
表面贴装YES
最大对称度55/45 %
端子面层Nickel/Gold (Ni/Au)
Base Number Matches1

文档预览

下载PDF文档
S i 5 3 0 / 5 31
C
R Y S TA L
O
S C I L L A T O R
(XO)
(10 M H
Z T O
1.4 G H
Z
)
Features
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
OE
GND
1
2
3
6
5
4
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
CLK–
CLK+
Si530 (LVDS/LVPECL/CML)
OE
NC
GND
1
2
3
6
5
4
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
NC
GND
1
2
3
6
5
4
V
DD
CLK–
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.0 7/06
Copyright © 2006 by Silicon Laboratories
Si530/531
富士通DIY活动奖励标准出炉啦!
富士通DIY活动正在火热进行中,活动链接:富士通Cortex开发板DIY第一阶段:建议征集https://bbs.eeworld.com.cn/thread-321024-1-1.html富士通Cortex开发板DIY第二阶段:分组进行中https://bb ......
EEWORLD社区 DIY/开源硬件专区
求下面几个型号的资料 3M35-OR-ND 517-351/2GN 3M35-YL-ND
求下面几个型号的资料 3M35-OR-ND 517-351/2GN 3M35-YL-ND...
STORMc 传感器
新画了一个板子, 仅供参考
4mil线宽和线距, 0.35mm pad, 8mil via. 139761 ...
osoon2008 PCB设计
rtos不能做什么
目前接触了几位从裸机转向rtos的人士,接触了一些项目,有一些感想,对于不了解rtos的人,可能感觉这个东西很神秘,能解决任何裸奔解决不了的事情,可事情往往不是这样的。 裸奔只做一件事情 ......
jorya_txj 嵌入式系统
Altera 管脚属性说明datasheet
184063eeworldpostqq...
xiefei FPGA/CPLD
“第一车模”兽兽艳照丑闻未了 再被揭隆胸
“第一车模”兽兽艳照丑闻未了 再被揭隆胸 http://yule.tom.com/uimg/2010/2/26/wangfang01/1267147305901_10669.jpg网民照片显示,整容前(右图)兽兽样貌普通,underwear整容后(左图)脸变 ......
dxgsghg 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1861  1802  2916  697  543  16  51  54  26  31 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved