电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LH543601P-35

产品描述256 x 36 x 2 Bidirectional FIFO
文件大小364KB,共43页
制造商SHARP
官网地址http://sharp-world.com/products/device/
下载文档 选型对比 全文预览

LH543601P-35概述

256 x 36 x 2 Bidirectional FIFO

文档预览

下载PDF文档
LH543601
FEATURES
Fast Cycle Times: 20/25/30/35 ns
Pin-Compatible and Functionally-Compatible
0.7µ-Technology Replacement for Sharp LH5420
256
×
36
×
2 Bidirectional FIFO
FUNCTIONAL DESCRIPTION
The LH543601 contains two FIFO buffers, FIFO #1
and FIFO #2. These operate in parallel, but in opposite
directions, for bidirectional data buffering. FIFO #1 and
FIFO #2 each are organized as 256 by 36 bits. The
LH543601 is ideal either for wide unidirectional applica-
tions or for bidirectional data applications; component
count and board area are reduced.
The LH543601 has two 36-bit ports, Port A and Port B.
Each port has its own port-synchronous clock, but the two
ports may operate asynchronously relative to each other.
Data flow is initiated at a port by the rising edge of the
appropriate clock; it is gated by the corresponding edge-
sampled enable, request, and read/write control signals.
At the maximum operating frequency, the clock duty cycle
may vary from 40% to 60%. At lower frequencies, the
clock waveform may be quite asymmetric, as long as the
minimum pulse-width conditions for clock-HIGH and
clock-LOW remain satisfied; the LH543601 is a fully-static
part.
Conceptually, the port clocks CK
A
and CK
B
are free-
running, periodic ‘clock’ waveforms, used to control other
signals which are edge-sensitive. However, there actually
is not any absolute requirement that these ‘clock’ wave-
forms
must
be periodic. An ‘asynchronous’ mode of
operation is possible, in one or both directions, inde-
pendently, if the appropriate enable and request inputs
are continuously asserted, and enough aperiodic ‘clock’
pulses of suitable duration are generated by external logic
to cause all necessary actions to occur.
A synchronous request/acknowledge handshake
facility is provided at each port for FIFO data access. This
request/ acknowledge handshake resolves FIFO full and
empty boundary conditions, when the two ports are op-
erated asynchronously relative to each other.
FIFO status flags monitor the extent to which each
FIFO buffer has been filled. Full, Almost-Full, Half-Full,
Almost-Empty, and Empty flags are included for
each
FIFO. The Almost-Full and Almost-Empty flags are pro-
grammable over the entire FIFO depth, but are automat-
ically initialized to eight locations from the respective FIFO
boundaries at reset. A data block of 256 or fewer words
may be retransmitted any desired number of times.
Two 256
×
36-bit FIFO Buffers
Full 36-bit Word Width
Selectable 36/18/9-bit Word Width on Port B
Independently-Synchronized (‘Fully-Asynchronous’)
Operation of Port A and Port B
Both Ports
‘Synchronous’ Enable-Plus-Clock Control at
R/W, Enable, Request, and Address Control Inputs
are Sampled on the Rising Clock Edge
Synchronous Request/Acknowledge ‘Handshake’
Capability; Use is Optional
Device Comes Up Into a Known Default State at
Reset; Programming is Allowed, but is not Required
Asynchronous Output Enables
Five Status Flags per Port: Full, Almost-Full,
Half-Full, Almost-Empty, and Empty
Almost-Full Flag and Almost-Empty Flag are
Programmable
Mailbox Registers with Synchronized Flags
Data-Bypass Function
Data-Retransmit Function
Automatic Byte Parity Checking
8 mA-I
OL
High-Drive Three-State Outputs with
Built-In Series Resistor
TTL/CMOS-Compatible I/O
Space-Saving PQFP and TQFP Packages
PQFP to PGA Package Conversion
1
NOTE:
1. For PQFP-to-PGA conversion for thru-hole board designs, Sharp
recommends ITT Pomona Electronics’ SMT/PGA Generic
Converter model #5853.
®
This converter maps the LH543601
132-pin PQFP to a generic 13
×
13, 132-pin PGA (100-mil
pitch). For more information, contact Sharp or ITT Pomona
Electronics at 1500 East Ninth Street, Pomona, CA 91766,
(909) 469-2900.
1

LH543601P-35相似产品对比

LH543601P-35 LH543601M-25 LH543601M-30 LH543601M-35 LH543601P-20 LH543601P-25 LH543601P-30 LH543601
描述 256 x 36 x 2 Bidirectional FIFO 256 x 36 x 2 Bidirectional FIFO 256 x 36 x 2 Bidirectional FIFO 256 x 36 x 2 Bidirectional FIFO 256 x 36 x 2 Bidirectional FIFO 256 x 36 x 2 Bidirectional FIFO 256 x 36 x 2 Bidirectional FIFO 256 x 36 x 2 Bidirectional FIFO
2013电赛电源类的讨论一下吧
本帖最后由 paulhyde 于 2014-9-15 03:09 编辑 同志们看了元件清单对电源题目有什么想法没,纠结啊!居然没有变压器,这是怎么回事啊 ...
大鹏飞 电子竞赛
关于 ksthunk.sys ???
我开发一个video class upper flter driver, 用于处理从摄像头的device driver取得的frame。在64bit windows下, Image类已经有一个class upper filter driver 叫 “ksthunk.sys”. 我发现如果 ......
heqin509 嵌入式系统
提问+请问在linux下面怎么来封装MP4数据?
在linux平台下面采集的视频数据,通过编码为H264后,怎么来实现实时的MP4的封装和数据的存储? ...
37°男人 DSP 与 ARM 处理器
关于GPS接收程序中信息识别的设计方法
我本科毕业设计做GPS接收系统,现在该做$GPGGA、$GPRMC识别那部分了,因为GPS信息是信息流,不是事先存好的,编个子函数,有很多参数要传递,很麻烦,还有很多问题感觉不好解决,怎么识别这几个 ......
starben 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 994  108  1844  2050  954  58  39  49  24  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved