Document Revision History
Version History
Rev. 0
Rev. 1
Initial release.
Updates to
Part 10, Specifications,
Table 10-1,
added maximum clamp current, per pin
Table 10-12,
clarified variation over temperature table and graph
Table 10-16,
added LIN slave timing
Added alternate pins to
Figure 11-1
and
Table 11-1.
Corrected ADC offering on page 3, clarified
Section 1.4.1,
corrected bit selects in Timer
Channel 3 Input (TC3_INP) bit 9,
Section 6.3.1.7,
and simplified notes in
Table 10-9.
Added clarification on sync inputs in
Section 1.4.1,
added voltage difference specification to
Table 10-1
and
Table 10-4,
deleted formula for Ambient Operating Temperature in
Table 10-4,
also a note for pin group 3 to
Table 10-1,
corrected
Table 8-1,
error in Port C
peripheral function configuration, removed text from notes in
Table 10-9
that referred to
multiple flash blocks - this family has one flash block. Added RoHs and “pb-free” language to
back cover.
Updates to
Section 10
Table 10-5,
corrected max values for ADC Input Current High and Low; corrected typ value
for pull-up disabled Digital Input Current Low (a)
Table 10-6,
corrected typ and added max values for Standby > Stop and Powerdown modes
Table 10-7,
corrected min value for Low-Voltage Interrupt for 3.3V
Table 10-11,
corrected typ and max values and units for PLL lock time
Table 10-12,
corrected typ values for Relaxation Oscillator output frequency and variation
over temperature (also increased temp range to 150 degreesC) and added variation over
temperature from 0—105 degreesC
Updated
Figure 10-5
Table 10-19,
updated max values for Integral Non-Linearity full input signal range, Negative
Differential Non-Linearity, ADC internal clock, Offset Voltage Internal Ref, Gain Error and
Offset Voltage External Ref; updated typ values for Negative Differential Non-Linearity, Offset
Voltage Internal Ref, Gain Error and Offset Voltage External Ref; added new min values and
corrected typ values for Signal-to-noise ratio, Total Harmonic Distortion, Spurious Free
Dynamic Range, Signal-to-noise plus distortion, Effective Number of Bits
Added details to Section 1. Clarified language in State During Reset column in
Table 2-3;
corrected flash data retention temperature in
Table 10-4;
moved input current high/low
toTable
10-19
and location of footnotes in
Table 10-5;
reorganized
Table 10-19;
clarified title
of
Figure 10-1.
Added information on automotive device for 56F8013.
Added information on 56F8011device; edited to indicate differences in 56F8013 and 56F8011
devices.
Updated values for V
EI3.3
and V
EI2.5
in Table 10-7.
Deleted values for input and output voltage in Table 10-8.
Added row for MC56F8013MFAE in Table 10-12.
Description of Change
Rev. 2
Rev. 3
Rev. 4
Rev. 5
Rev. 6
Rev. 7
56F8013/56F8011 Data Sheet, Rev. 10
2
Freescale Semiconductor
Preliminary
56F8013/56F8011 General Description
Note:
Features in italics describe the 56F8011 device.
• Up to 32 MIPS at 32MHz core frequency
• DSP and MCU functionality in a unified,
C-efficient architecture
• 56F8013 device offers 16KB Program Flash
56F8011 device offers 12KB Program Flash
• 56F8013 device offers 4KB Unified Data/Program
RAM
56F8011 device offers 2KB Unified Data/Program
RAM
• One 6-channel PWM module
• Two 3-channel 12-bit ADCs
• One Serial Communication Interface (SCI) with LIN
slave functionality
• One Serial Peripheral Interface (SPI)
• One 16-bit Quad Timer
• One Inter-Integrated Circuit (I
2
C) Port
• Computer Operating Properly (COP)/Watchdog
• On-Chip Relaxation Oscillator
• Integrated Power-On Reset and Low-Voltage Interrupt
Module
• JTAG/Enhanced On-Chip Emulation (OnCE™) for
unobtrusive, real-time debugging
• Up to 26 GPIO lines
• 32-pin LQFP Package
RESET
V
CAP
4
JTAG/EOnCE
Port or
GPIOD
V
DD
V
SS
2
V
DDA
V
SSA
7
PWM Outputs
PWM
or Timer Port
or GPIOA
Program Controller
and Hardware
Looping Unit
Digital Reg
Analog Reg
16-Bit
56800E Core
Low-Voltage
Supervisor
Bit
Manipulation
Unit
Address
Generation Unit
Data ALU
16 x 16 + 36 -> 36-Bit MAC
Three 16-bit Input Registers
Four 36-bit Accumulators
3
AD0
3
ADC
or
GPIOC
PAB
PDB
CDBR
CDBW
Memory
Program Memory
8K x 16 Flash
6K x 16 Flash
Unified Data /
Program RAM
4KB
2KB
XDB2
XAB1
XAB2
PAB
PDB
CDBR
CDBW
R/W Control
AD1
System Bus
Control
IPBus Bridge (IPBB)
2
Timer or
GPIOB
SPI or I
2
C
or Timer
or GPIOB
4
SCI
or I
2
C
or GPIOB
2
COP/
Watchdog
Interrupt
Controller
System
Integration
Module
P
O
R
O
Clock
S
Generator*
C
*Includes On-Chip
Relaxation Oscillator
56F8013/56F8011 Block Diagram
56F8013/56F8011 Data Sheet, Rev. 10
4
Freescale Semiconductor
Preliminary
56F8013/56F8011 Data Sheet Table of Contents
Part 1: Overview . . . . . . . . . . . . . . . . . . . . . . 6
1.1.
1.2.
1.3.
1.4.
1.5.
1.6.
56F8013/56F8011 Features . . . . . . . . . . . . . . 6
56F8013/56F8011 Description . . . . . . . . . . . 8
Award-Winning Development Environment . 9
Architecture Block Diagram . . . . . . . . . . . . . 9
Product Documentation . . . . . . . . . . . . . . . 13
Data Sheet Conventions . . . . . . . . . . . . . . . 13
Part 8: General Purpose Input/Output
(GPIO) . . . . . . . . . . . . . . . . . . . . . . . . .85
8.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . 85
8.2. Configuration . . . . . . . . . . . . . . . . . . . . . . . . 85
8.3. Reset Values . . . . . . . . . . . . . . . . . . . . . . . . 87
Part 9: Joint Test Action Group (JTAG) . . . 92
9.1. 56F8013/56F8011 Information . . . . . . . . . . 92
Part 2: Signal/Connection Descriptions . . 14
2.1. Introduction . . . . . . . . . . . . . . . . . . . . . . . . . 14
2.2. 56F8013/56F8011 Signal Pins . . . . . . . . . . 18
Part 10: Specifications. . . . . . . . . . . . . . . . . 92
10.1. General Characteristics . . . . . . . . . . . . . . . 92
10.2. DC Electrical Characteristics . . . . . . . . . . . 96
10.3. AC Electrical Characteristics . . . . . . . . . . . 98
10.4. Flash Memory Characteristics . . . . . . . . . . 99
10.5. External Clock Operation Timing . . . . . . . 100
10.6. Phase Locked Loop Timing . . . . . . . . . . . 100
10.7. Relaxation Oscillator Timing. . . . . . . . . . . 101
10.8. Reset, Stop, Wait, Mode Select, and
Interrupt Timing . . . . . . . . . . . . . . 102
10.9. Serial Peripheral Interface
(SPI) Timing . . . . . . . . . . . . . . . . 104
10.10. Quad Timer Timing. . . . . . . . . . . . . . . . . 107
10.11. Serial Communication Interface
(SCI) Timing. . . . . . . . . . . . . . . . . 109
10.12. Inter-Integrated Circuit Interface
(I2C) Timing . . . . . . . . . . . . . . . . . 110
10.13. JTAG Timing. . . . . . . . . . . . . . . . . . . . . . 111
10.14. Analog-to-Digital Converter
(ADC) Parameters . . . . . . . . . . . 113
10.15. Equivalent Circuit for ADC Inputs . . . . . . 114
10.16. Power Consumption . . . . . . . . . . . . . . . . 114
Part 3: OCCS . . . . . . . . . . . . . . . . . . . . . . . . 26
3.1.
3.2.
3.3.
3.4.
3.5.
Overview . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . 26
Operating Modes . . . . . . . . . . . . . . . . . . . . . 26
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . 28
Pin Descriptions . . . . . . . . . . . . . . . . . . . . . 29
Part 4: Memory Map . . . . . . . . . . . . . . . . . . 29
4.1.
4.2.
4.3.
4.4.
4.5.
4.6.
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . 29
Interrupt Vector Table . . . . . . . . . . . . . . . . . 29
Program Map . . . . . . . . . . . . . . . . . . . . . . . 31
Data Map . . . . . . . . . . . . . . . . . . . . . . . . . . . 32
EOnCE Memory Map . . . . . . . . . . . . . . . . . . 34
Peripheral Memory Mapped Registers . . . . 35
Part 5: Interrupt Controller (ITCN) . . . . . . . 44
5.1.
5.2.
5.3.
5.4.
5.5.
5.6.
5.7.
Introduction . . . . . . . . . . . . . . . . . . . . . . . . . 44
Features . . . . . . . . . . . . . . . . . . . . . . . . . . . 44
Functional Description . . . . . . . . . . . . . . . . 44
Block Diagram . . . . . . . . . . . . . . . . . . . . . . . 46
Operating Modes . . . . . . . . . . . . . . . . . . . . . 46
Register Descriptions . . . . . . . . . . . . . . . . . . 47
Resets . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 62
Part 11: Packaging . . . . . . . . . . . . . . . . . . .117
11.1. 56F8013/56F8011 Package and
Pin-Out Information . . . . . . . . . . . 117
Part 6: System Integration Module (SIM). . 63
6.1.
6.2.
6.3.
6.4.
6.5.
6.6.
6.7.
6.8.
Introduction . . . . . . . . . . . . . . . . . . . . . . . . .
Features . . . . . . . . . . . . . . . . . . . . . . . . . . .
Register Descriptions . . . . . . . . . . . . . . . . .
Clock Generation Overview . . . . . . . . . . . .
Power-Down Modes . . . . . . . . . . . . . . . . . .
Resets . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
Interrupts . . . . . . . . . . . . . . . . . . . . . . . . . .
63
64
65
78
78
80
82
83
Part 12: Design Considerations . . . . . . . . .120
12.1. Thermal Design Considerations . . . . . . . . 120
12.2. Electrical Design Considerations . . . . . . . 122
Part 13: Ordering Information . . . . . . . . . . 124
Part 14: Appendix. . . . . . . . . . . . . . . . . . . . 124
Part 7: Security Features . . . . . . . . . . . . . . . 83
7.1. Operation with Security Enabled . . . . . . . . 84
7.2. Flash Access Lock and
Unlock Mechanisms . . . . . . . . . . . 84
56F8013/56F8011 Data Sheet, Rev. 10
Freescale Semiconductor
Preliminary
5