电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

72V801L15TFGI

产品描述Bi-Directional FIFO, 256X9, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64
产品类别存储    存储   
文件大小160KB,共16页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

72V801L15TFGI概述

Bi-Directional FIFO, 256X9, 10ns, Synchronous, CMOS, PQFP64, GREEN, PLASTIC, STQFP-64

72V801L15TFGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明LFQFP, QFP64,.47SQ,20
针数64
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码S-PQFP-G64
JESD-609代码e3
长度10 mm
内存密度2304 bit
内存集成电路类型BI-DIRECTIONAL FIFO
内存宽度9
湿度敏感等级3
功能数量1
端子数量64
字数256 words
字数代码256
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织256X9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码LFQFP
封装等效代码QFP64,.47SQ,20
封装形状SQUARE
封装形式FLATPACK, LOW PROFILE, FINE PITCH
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.01 A
最大压摆率0.04 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式GULL WING
端子节距0.5 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度10 mm
Base Number Matches1

文档预览

下载PDF文档
FEATURES:
3.3 VOLT DUAL CMOS SyncFIFO™
DUAL 256 X 9, DUAL 512 X 9,
DUAL 1,024 X 9, DUAL 2,048 X 9,
DUAL 4,096 X 9 , DUAL 8,192 X 9
IDT72V801
IDT72V811
IDT72V821
IDT72V831
IDT72V841
IDT72V851
The IDT72V801 is equivalent to two IDT72V201 256 x 9 FIFOs
The IDT72V811 is equivalent to two IDT72V211 512 x 9 FIFOs
The IDT72V821 is equivalent to two IDT72V221 1,024 x 9 FIFOs
The IDT72V831 is equivalent to two IDT72V231 2,048 x 9 FIFOs
The IDT72V841 is equivalent to two IDT72V241 4,096 x 9 FIFOs
The IDT72V851 is equivalent to two IDT72V251 8,192 x 9 FIFOs
Offers optimal combination of large capacity, high speed,
design flexibility and small footprint
Ideal for prioritization, bidirectional, and width expansion
applications
10 ns read/write cycle time
5V input tolerant
Separate control lines and data lines for each FIFO
Separate Empty, Full, programmable Almost-Empty and
Almost-Full flags for each FIFO
Enable puts output data lines in high-impedance state
Space-saving 64-pin plastic Thin Quad Flat Pack (TQFP/
STQFP)
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
DESCRIPTION:
The IDT72V801/72V811/72V821/72V831/72V841/72V851/72V851 are
dual synchronous (clocked) FIFOs. The device is functionally equivalent to
two IDT72V201/72V211/72V221/72V231/72V241/72V251 FIFOs in a single
package with all associated control, data, and flag lines assigned to separate
pins.
Each of the two FIFOs (designated FIFO A and FIFO B) contained in the
IDT72V801/72V811/72V821/72V831/72V841/72V851 has a 9-bit input data
port (DA0 - DA8, DB0 - DB8) and a 9-bit output data port (QA0 - QA8,
QB0 - QB8). Each input port is controlled by a free-running clock (WCLKA,
WCLKB), and two Write Enable pins (WENA1, WENA2,
WENB1,
WENB2).
Data is written into each of the two arrays on every rising clock edge of the Write
Clock (WCLKA, WCLKB) when the appropriate Write Enable pins are
asserted.
The output port of each FIFO bank is controlled by its associated clock pin
(RCLKA, RCLKB) and two Read Enable pins (RENA1,
RENA2, RENB1,
RENB2).
The Read Clock can be tied to the Write Clock for single clock operation
or the two clocks can run asynchronous of one another for dual clock operation.
An Output Enable pin (OEA,
OEB)
is provided on the read port of each FIFO
for three-state output control.
Each of the two FIFOs has two fixed flags, Empty (EFA,
EFB)
and Full (FFA,
FFB).
Two programmable flags, Almost-Empty (PAEA,
PAEB)
and Almost-Full
(PAFA,
PAFB),
are provided for each FIFO bank to improve memory utilization.
If not programmed, the programmable flags default to Empty+7 for
PAEA
and
PAEB,
and Full-7 for
PAFA
and
PAFB.
The IDT72V801/72V811/72V821/72V831/72V841/72V851 architecture
lends itself to many flexible configurations such as:
• 2-level priority data buffering
• Bidirectional operation
• Width expansion
• Depth expansion
This FIFO is fabricated using IDT's high-performance submicron CMOS
technology.
FUNCTIONAL BLOCK DIAGRAM
WCLKB
EFA
PAEA
WENB1
PAFA
LDA
WENB2
FFA
OFFSET REGISTER
FLAG
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
WRITE CONTROL
LOGIC
RAM ARRAY
256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9, 8,192 x 9
WCLKA
WENA1
WENA2
DA
0
- DA
8
DB
0
- DB
8
LDB
INPUT REGISTER
WRITE CONTROL
LOGIC
INPUT REGISTER
OFFSET REGISTER
FLAG
LOGIC
EFB
PAEB
PAFB
FFB
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RESET LOGIC
OUTPUT REGISTER
RSA
OEA
QA
0
- QA
8
RCLKA
RENA1
RENA2
RSB
OEB
QB
0
- QB
8
RCLKB
RENB1
RENB2
4093 drw 01
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The TeraSync FIFO is a trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
OCTOBER 2008
DSC-4093/4
©2008
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
[方案]某监狱闭路电视监控系统设计方案--1
一、系统概述 监狱,实现社会治安综合治理的最重要环节之一。监狱发生的任何闪失,都会给监狱外的社会治安带来巨大的压力,甚至严重的后果。近些年来,犯罪人素质和技术水平越来越高,魔高一尺 ......
hspring86 工业自动化与控制
【电机套件 P-NUCLEO-IHM】第七篇 进阶任务打卡
本帖最后由 常见泽1 于 2018-6-30 15:28 编辑 进阶任务:新旧版本电机驱动库的对比评测 P.s. 比较对象 X-CUBE-MCSDK_v5.0.3和STM32_FOC_SDK_4.2.0_Confidential_150921 (1)软件安装 361 ......
常见泽1 stm32/stm8
中国IC设计企业的三种突围模式
ICS的发明,使得电子器件从分立走向了集成,导致了电子工业的革命性变革,成为了电子工业乃至信息产业发展的里程碑。信息产业基石的IC技术得到了前所未有的重视,经历了技术进步与激烈竞争 ......
fighting FPGA/CPLD
msp430的具体实验流程是什么?求助
刚接到一个MSP430F6638的实验板,应该是v1.1版本的。电脑上已经装了IAR软件,但是下面具体的不知道该怎么操作了:Cry:好尴尬。有没有大神有这个实验板的资料的?我下面应该怎么做?大神,求带啊 ......
小水蛭么么 微控制器 MCU
外资公司聘C/C++ 手机嵌入式开发的人才
急C/C++手机嵌入式开发的,英文要流利的,要去国外做项目,最低要3年以上的工作经验。有team leader的经验最好。最低本科。 Job description: As development engineer within Teleca yo ......
wc8114994 嵌入式系统
少走弯路系列!嵌入式linux设备驱动调试移植的一些套路
在Linux中的网络编程是通过socket接口来进行的,是一种文件描述符。socket也有一个类似于打开文件的函数调用,该函数返回一个整型的socket描述符,随后的连接建立、数据传输等操作都是通过socke ......
jingcheng 单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1193  976  1961  1502  2427  47  10  29  3  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved