电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

FIN1215

产品描述LVDS 21-Bit Serializers/De-Serializers
文件大小455KB,共17页
制造商Fairchild
官网地址http://www.fairchildsemi.com/
下载文档 选型对比 全文预览

FIN1215概述

LVDS 21-Bit Serializers/De-Serializers

文档预览

下载PDF文档
FIN1217 • FIN1218 • FIN1215 • FIN1216 LVDS 21-Bit Serializers/De-Serializers
October 2003
Revised March 2005
FIN1217 • FIN1218 •
FIN1215 • FIN1216
LVDS 21-Bit Serializers/De-Serializers
General Description
The FIN1217 and FIN1215 transform 21-bit wide parallel
LVTTL (Low Voltage TTL) data into 3 serial LVDS (Low
Voltage Differential Signaling) data streams. A phase-
locked transmit clock is transmitted in parallel with the data
stream over a separate LVDS link. Every cycle of transmit
clock 21 bits of input LVTTL data are sampled and trans-
mitted.
The FIN1218 and FIN1216 receive and convert the 3 serial
LVDS data streams back into 21 bits of LVTTL data. Refer
to Table 1 for a matrix summary of the Serializers and De-
serializers available. For the FIN1217, at a transmit clock
frequency of 85 MHz, 21 bits of LVTTL data are transmitted
at a rate of 595 Mbps per LVDS channel.
These chipsets are an ideal solution to solve EMI and cable
size problems associated with wide and high-speed TTL
interfaces.
Features
s
Low power consumption
s
20 MHz to 85 MHz shift clock support
s
50% duty cycle on the clock output of receiver
s
r
1V common-mode range around 1.2V
s
Narrow bus reduces cable size and cost
s
High throughput (up to 1.785 Gbps throughput)
s
Up to 595 Mbps per channel
s
Internal PLL with no external component
s
Compatible with TIA/EIA-644 specification
s
Devices are offered in 48-lead TSSOP packages
Ordering Code:
Order Number
FIN1215MTD
FIN1215MTDX_NL
(Note 1)
FIN1216MTD
FIN1216MTDX_NL
(Note 1)
FIN1217MTD
FIN1218MTD
Package
Number
MTD48
MTD48
MTD48
MTD48
MTD48
MTD48
Package Description
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Pb-Free 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm
Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Pb-Free 48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm
Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
48-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 6.1mm Wide
Devices also available in Tape and Reel. Specify by appending suffix letter “X” to the ordering code.
Note 1:
“_NL” indicates Pb-Free package (per JEDEC J-STD-020B). Device available in Tape and Reel only.
© 2005 Fairchild Semiconductor Corporation
DS500876
www.fairchildsemi.com

FIN1215相似产品对比

FIN1215 FIN1217_05 FIN1217 FIN1218 FIN1218MTD FIN1216MTDX_NL FIN1216 FIN1215MTDX_NL
描述 LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers LVDS 21-Bit Serializers/De-Serializers

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2020  1298  1666  1508  2576  41  27  34  31  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved