电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

TSC3L72T18B-250

产品描述SRAM
产品类别存储    存储   
文件大小355KB,共20页
制造商Tezzaron Semiconductor Corp
下载文档 详细参数 选型对比 全文预览

TSC3L72T18B-250概述

SRAM

TSC3L72T18B-250规格参数

参数名称属性值
厂商名称Tezzaron Semiconductor Corp
包装说明,
Reach Compliance Codeunknown
Base Number Matches1

文档预览

下载PDF文档
Advance Data
TSC3L72T18 / 36
72 Mb Synchronous NBT 3T-iRAM™
With Low Power Core
Pipelined,
SRAM-Compatible
Features
ƒ
Error-resistant 3T-iRAM™ technology
Functional Description
3T-iRAM™ is a unique type of dynamic memory. Tezzaron
has crafted these pseudostatic devices to provide entirely
ƒ
NBT (No Bus Turnaround) functionality for zero wait
SRAM-compatible interfaces and timing. The unique design
Read-Write-Read bus usage
ƒ
Fully pin-compatible with pipelined NtRAM™, NoBL™ and of these 3T memories provides soft error rates up to 10
times lower than equivalent high-speed, high-density
ZBT™
SRAMs.
ƒ
1.8 V ± 0.1 V core power supply, 1.8 V or 2.5 V I/O supply
The TSC3L72T18/36 is a 72Mbit synchronous memory
ƒ
LODRV pin for user-selectable drive strength
device that functions much like ZBT, NtRAM, NoBL, and
ƒ
IEEE 1149.1 JTAG-compatible Boundary Scan
other pipelined read/double late write SRAMs – it exploits all
ƒ
LBO
pin for Linear or Interleaved Burst mode
available bus bandwidth by eliminating “deselect cycles”
ƒ
Pin-compatible with 2/4/9/18/36Mb devices
when the device is switched from read to write.
ƒ
Byte write operation (9-bit Bytes)
As in all synchronous devices, address, data inputs, and
ƒ
3 Chip Enable signals for easy depth expansion
read/write control inputs are captured on the rising clock
ƒ
ZZ pin for automatic power-down
edge. Burst order control (
LBO
) must be tied to a power rail
ƒ
JEDEC standard 165-FBGA package
for proper operation. Asynchronous inputs include the Sleep
mode enable (ZZ) and Output Enable (
G
). Output Enable
Options
Marking
can override the synchronous control of the output drivers to
ƒ
Configurations: 4M x 18
TSC3L72T18
turn them off at any time. Write cycles are internally self-
2M x 36
TSC3L72T36
timed and initiated by the rising clock edge; this eliminates
the complex off-chip write pulse generation required by
ƒ
Packages:
165-FBGA
B
asynchronous SRAMs and simplifies input signal timing.
ƒ
Speed (MHz):
250
-250
200
166
Part number example:
TSC3L72T36B-200
-200
-166
The TSC3L72T18/36 is pipelined, with a rising-edge-
triggered output register. For read cycles, output data is
stored in the edge-triggered output register during the
access cycle and then released to the output drivers at the
next rising clock edge.
Parameter Synopsis:
tKQ
3-1-1-1
tCycle
Curr
-250
2.5
4.0
tbd
-200
3.0
5.0
tbd
-166
3.5
6.0
tbd
Unit
ns
ns
mA
Rev. 1.0 – 23 January 2007
Page 1 of 20
©2005, Tezzaron Semiconductor Corp.

TSC3L72T18B-250相似产品对比

TSC3L72T18B-250 TSC3L72T36B-200 TSC3L72T36B-250 TSC3L72T36B-166 TSC3L72T18B-200 TSC3L72T18B-166
描述 SRAM SRAM SRAM SRAM SRAM SRAM
厂商名称 Tezzaron Semiconductor Corp Tezzaron Semiconductor Corp Tezzaron Semiconductor Corp Tezzaron Semiconductor Corp Tezzaron Semiconductor Corp Tezzaron Semiconductor Corp
Reach Compliance Code unknown unknown unknown unknown unknown unknown
Base Number Matches 1 1 1 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 361  482  1150  123  2716  42  57  56  55  1 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved