电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C25652KV18-500BZXC

产品描述SRAM 72MB (2Mx36) 1.8v 500MHz QDR II SRAM
产品类别存储   
文件大小559KB,共32页
制造商Cypress(赛普拉斯)
下载文档 详细参数 全文预览

CY7C25652KV18-500BZXC在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C25652KV18-500BZXC - - 点击查看 点击购买

CY7C25652KV18-500BZXC概述

SRAM 72MB (2Mx36) 1.8v 500MHz QDR II SRAM

CY7C25652KV18-500BZXC规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Cypress(赛普拉斯)
产品种类
Product Category
SRAM
RoHSDetails
Memory Size72 Mbit
Organization2 M x 36
Access Time0.45 ns
Maximum Clock Frequency500 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
1.9 V
电源电压-最小
Supply Voltage - Min
1.7 V
Supply Current - Max1.21 A
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
系列
Packaging
Tray
Memory TypeQDR
类型
Type
Synchronous
Moisture SensitiveYes
NumOfPackaging1
工厂包装数量
Factory Pack Quantity
136

文档预览

下载PDF文档
CY7C25632KV18
CY7C25652KV18
72-Mbit QDR
®
II+ SRAM Four-Word Burst Architecture
(2.5 Cycle Read Latency) with ODT
72-Mbit QDR
®
II+ SRAM Four-Word Burst Architecture (2.5 Cycle Read Latency) with ODT
Features
Phase-locked loop (PLL) for accurate data placement
Separate independent read and write data ports
Supports concurrent transactions
550 MHz clock for high bandwidth
Four-word burst for reducing address bus frequency
Double data rate (DDR) interfaces on both read and write ports
(data transferred at 1100 MHz) at 550 MHz
Available in 2.5 clock cycle latency
Two input clocks (K and K) for precise DDR timing
SRAM uses rising edges only
Echo clocks (CQ and CQ) simplify data capture in high-speed
systems
Data valid pin (QVLD) to indicate valid data on the output
On-die termination (ODT) feature
Supported for D
[x:0]
, BWS
[x:0]
, and K/K inputs
Single multiplexed address input bus latches address inputs
for read and write ports
Separate port selects for depth expansion
Synchronous internally self-timed writes
QDR
®
II+ operates with 2.5 cycle read latency when DOFF is
asserted HIGH
Operates similar to QDR I device with 1 cycle read latency when
DOFF is asserted LOW
Available in × 18, and × 36 configurations
Full data coherency, providing most current data
Core V
DD
= 1.8 V ± 0.1 V; I/O V
DDQ
= 1.4 V to V
DD [1]
Supports both 1.5 V and 1.8 V I/O supply
HSTL inputs and variable drive HSTL output buffers
Available in 165-ball FBGA package (13 × 15 × 1.4 mm)
Offered in both Pb-free and non Pb-free packages
JTAG 1149.1 compatible test access port
Configurations
With Read Cycle Latency of 2.5 cycles
CY7C25632KV18 – 4M × 18
CY7C25652KV18 – 2M × 36
Functional Description
The CY7C25632KV18 and CY7C25652KV18 are 1.8 V
Synchronous Pipelined SRAMs, equipped with QDR II+
architecture. Similar to QDR II architecture, QDR II+ architecture
consists of two separate ports: the read port and the write port to
access the memory array. The read port has dedicated data
outputs to support read operations and the write port has
dedicated data inputs to support write operations. QDR II+
architecture has separate data inputs and data outputs to
completely eliminate the need to “turn-around” the data bus that
exists with common I/O devices. Each port is accessed through
a common address bus. Addresses for read and write addresses
are latched on alternate rising edges of the input (K) clock.
Accesses to the QDR II+ read and write ports are completely
independent of one another. To maximize data throughput, both
read and write ports are equipped with DDR interfaces. Each
address location is associated with four 18-bit words
(CY7C25632KV18), or 36-bit words (CY7C25652KV18) that
burst sequentially into or out of the device. Because data is
transferred into and out of the device on every rising edge of both
input clocks (K and K), memory bandwidth is maximized while
simplifying system design by eliminating bus “turn-arounds”.
These devices have an On-Die Termination feature supported
for D
[x:0]
, BWS
[x:0]
, and K/K inputs, which helps eliminate
external termination resistors, reduce cost, reduce board area,
and simplify board routing.
Depth expansion is accomplished with port selects, which
enables each port to operate independently.
All synchronous inputs pass through input registers controlled by
the K or K input clocks. All data outputs pass through output
registers controlled by the K or K input clocks. Writes are
conducted with on-chip synchronous self-timed write circuitry.
For a complete list of related documentation, click
here.
Selection Guide
Description
Maximum Operating Frequency
Maximum Operating Current
× 18
× 36
550 MHz
550
920
1310
500 MHz
500
850
1210
450 MHz
450
780
1100
400 MHz
400
710
1000
Unit
MHz
mA
Note
1. The Cypress QDR II+ devices surpass the QDR consortium specification and can support V
DDQ
= 1.4 V to V
DD
.
Cypress Semiconductor Corporation
Document Number: 001-66482 Rev. *I
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 28, 2017
通信系统分类
通信系统一般可以按调制方式、信号特征、传输媒介、工作波段以及信号复用方式来进行分类。 1. 按调制方式分类: -基带传输 -频带(调制)传输 2. 按信号特征分类 -模拟信号 ......
一世轮回 模拟电子
晒下得力工具的拆包照
之前LPC1500板子活动送的得力工具已收到,领到的时候拿手里感觉好重,论坛出手没的说,哈哈。先晒几张快照 177952177949177950177951177953 大伙以后多积 ......
dj狂人 NXP MCU
LPC2114 技术研究
LPC2114 是NXP的ARM7内核芯片, 功能比较多.我从来没有用过该芯片, 由于一个朋友送了我LPC2114的硬件, 想在上面熟悉熟悉LPC2114的功能.由于对该芯片比较陌生, 在网上转了一圈,发现关于该芯片的 ......
eeleader Microchip MCU
IAR Fof ARM 汇编
SECTION UND_STACK:DATA:NOROOT(3) SECTION ABT_STACK:DATA:NOROOT(3) SECTION IRQ_STACK:DATA:NOROOT(3) SECTION FIQ_STACK:DATA:NOROOT(3) SECTION SV ......
sailorking ARM技术
还记得:“你们班是最吵的”吗?
刚去周游, 一网友谈到—— 想起了班主任的话:你们班是最吵的 好熟悉,哈哈哈,有多少的网友曾经的班级受此殊荣,冒泡冒泡 ...
nmg 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 321  1139  200  1863  2706  40  20  42  1  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved