IS65C256AL
IS62C256AL
32K x 8 LOW POWER CMOS STATIC RAM
FEATURES
•
•
•
•
•
•
•
•
Access time: 25 ns, 45 ns
Low active power: 200 mW (typical)
Low standby power
— 150 µW (typical) CMOS standby
— 15 mW (typical) operating
Fully static operation: no clock or refresh
required
TTL compatible inputs and outputs
Single 5V power supply
Lead-free available
Industrial and Automotive temperatures available
JULY 2015
word by 8-bit CMOS static RAM. It is fabricated using
ISSI
's high-performance, low power CMOS technology.
DESCRIPTION
The
ISSI
IS62C256AL/IS65C256AL is a low power, 32,768
When
CE
is HIGH (deselected), the device assumes
a standby mode at which the power dissipation can be
reduced down to 150 µW (typical) at CMOS input levels.
Easy memory expansion is provided by using an active
LOW Chip Select (CE) input and an active LOW Output
Enable (OE) input. The active LOW Write Enable (WE)
controls both writing and reading of the memory.
The IS62C256AL/IS65C256AL is pin compatible with other
32Kx8 SRAMs in plastic SOP or TSOP (Type I) package.
FUNCTIONAL BLOCK DIAGRAM
A0-A14
DECODER
32K X 8
MEMORY ARRAY
VDD
GND
I/O
DATA
CIRCUIT
I/O0-I/O7
COLUMN I/O
CE
OE
WE
CONTROL
CIRCUIT
Copyright © 2015 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause
failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon Solution, Inc. receives written
assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. E
07/20/2015
1
IS65C256AL
IS62C256AL
PIN CONFIGURATION
28-Pin SOP
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
GND
PIN CONFIGURATION
28-Pin TSOP
VDD
WE
A13
A8
A9
A11
OE
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
OE
A11
A9
A8
A13
WE
VDD
A14
A12
A7
A6
A5
A4
A3
22
23
24
25
26
27
28
1
2
3
4
5
6
7
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
21
20
19
18
17
16
15
14
13
12
11
10
9
8
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
GND
I/O2
I/O1
I/O0
A0
A1
A2
PIN DESCRIPTIONS
A0-A14 Address Inputs
CE
OE
Chip Select Input
Output Enable Input
TRUTH TABLE
Mode
WE
Not Selected
X
(Power-down)
Output Disabled H
Read
H
Write
L
CE
H
L
L
L
OE
X
H
L
X
I/O Operation
High-Z
High-Z
d
out
d
In
V
DD
Current
I
sb
1
, I
sb
2
I
cc
1
, I
cc
2
I
cc
1
, I
cc
2
I
cc
1
, I
cc
2
WE
Write Enable Input
I/O0-I/O7 Input/Output
V
dd
Power
GND
Ground
ABSOLUTE MAXIMUM RATINGS
(1)
Symbol
V
term
t
stg
P
t
I
out
Parameter
Terminal Voltage with Respect to GND
Storage Temperature
Power Dissipation
DC Output Current (LOW)
Value
–0.5 to +7.0
–65 to +150
0.5
20
Unit
V
°C
W
mA
Note:
1. Stress greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause perma-
nent damage to the device. This is a stress rating only and functional operation of the device
at these or any other conditions above those indicated in the operational sections of this
specification is not implied. Exposure to absolute maximum rating conditions for extended
periods may affect reliability.
2
Integrated Silicon Solution, Inc.
Rev. E
07/20/2015
IS65C256AL
IS62C256AL
POWER SUPPLY CHARACTERISTICS
(1)
(Over Operating Range)
Symbol
I
cc
1
Parameter
V
dd
Operating
Supply Current
V
dd
Dynamic Operating
Supply Current
Test Conditions
V
dd
=
Max., CE =
V
Il
I
out
= 0
mA, f = 0
V
dd
=
Max., CE =
V
Il
I
out
= 0
mA, f = f
max
-25 ns
Min. Max.
—
15
—
20
—
25
—
25
—
30
—
35
15
—
100
—
120
—
150
—
15
—
20
—
50
5
-45 ns
Min. Max.
—
15
—
20
—
25
—
20
—
25
—
30
12
—
100
—
120
—
150
—
15
—
20
—
50
5
Unit
mA
I
cc
2
I
sb
1
I
sb
2
TTL Standby Current
(TTL Inputs)
CMOS Standby
Current (CMOS Inputs)
V
dd
=
Max.,
V
In
= V
Ih
or
V
Il
CE
≥
V
Ih
,
f = 0
V
dd
=
Max.,
CE
≥
V
dd
– 0.2V,
V
In
≥
V
dd
– 0.2V,
or
V
In
≤
0.2V,
f = 0
Com.
Ind.
Auto.
Com.
Ind.
Auto.
typ.
(2)
Com.
Ind.
Auto.
Com.
Ind.
Auto.
typ.
(2)
mA
µA
µA
Note:
1. At f = f
max
, address and data inputs are cycling at the maximum frequency, f = 0 means no input lines change.
2. Typical values are measured at V
dd
= 5.0V, T
a
= 25
o
C and not 100% tested.
CAPACITANCE
(1,2)
Symbol
c
In
c
out
Parameter
Input Capacitance
Output Capacitance
Conditions
V
In
= 0V
V
out
= 0V
Max.
8
10
Unit
pF
pF
Notes:
1. Tested initially and after any design or process changes that may affect these parameters.
2. Test conditions: T
a
= 25°c,
f = 1 MHz, V
dd
= 5.0V.
4
Integrated Silicon Solution, Inc.
Rev. E
07/20/2015
IS65C256AL
IS62C256AL
READ CYCLE SWITCHING CHARACTERISTICS
(1)
(Over Operating Range)
Symbol
Parameter
Read Cycle Time
Address Access Time
Output Hold Time
CE Access Time
OE Access Time
OE to Low-Z Output
OE to High-Z Output
CE to Low-Z Output
CE to High-Z Output
CE to Power-Up
CE to Power-Down
-25 ns
Min. Max.
25
—
2
—
—
0
0
3
0
0
—
—
25
—
25
13
—
12
—
12
—
20
-45 ns
Min.
Max.
45
—
2
—
—
0
0
3
0
0
—
—
45
—
45
25
—
20
—
20
—
30
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
t
rc
t
aa
t
oha
t
acs
t
doe
t
lzoe
(2)
t
hzoe
(2)
t
lzcs
(2)
t
hzcs
(2)
t
Pu
(3)
t
Pd
(3)
Notes:
1. Test conditions assume signal transition times of 5 ns or less, timing reference levels of 1.5V, input pulse levels of 0 to 3.0V and
output loading specified in Figure 1.
2. Tested with the load in Figure 2. Transition is measured ±500 mV from steady-state voltage. Not 100% tested.
3. Not 100% tested.
AC TEST CONDITIONS
Parameter
Input Pulse Level
Input Rise and Fall Times
Input and Output Timing
and Reference Levels
Output Load
Unit
0V to 3.0V
3 ns
1.5V
See Figures 1 and 2
AC TEST LOADS
1838
Ω
5V
OUTPUT
100 pF
Including
jig and
scope
993
Ω
5V
OUTPUT
5 pF
Including
jig and
scope
255
Ω
480
Ω
Figure 1.
Figure 2.
Integrated Silicon Solution, Inc.
Rev. E
07/20/2015
5