电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS42S16400F-7BLI-TR

产品描述DRAM 64M (4Mx16) 143MHz SDRAM, 3.3v
产品类别存储   
文件大小1MB,共59页
制造商ISSI(芯成半导体)
官网地址http://www.issi.com/
下载文档 详细参数 全文预览

IS42S16400F-7BLI-TR在线购买

供应商 器件名称 价格 最低购买 库存  
IS42S16400F-7BLI-TR - - 点击查看 点击购买

IS42S16400F-7BLI-TR概述

DRAM 64M (4Mx16) 143MHz SDRAM, 3.3v

IS42S16400F-7BLI-TR规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
ISSI(芯成半导体)
产品种类
Product Category
DRAM
RoHSDetails
类型
Type
SDRAM
Data Bus Width16 bit
Organization4 M x 16
封装 / 箱体
Package / Case
BGA-54
Memory Size64 Mbit
Maximum Clock Frequency143 MHz
Access Time7 ns
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
Supply Current - Max110 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
系列
Packaging
Cut Tape
系列
Packaging
MouseReel
系列
Packaging
Reel
高度
Height
0.8 mm
长度
Length
8 mm
宽度
Width
8 mm
安装风格
Mounting Style
SMD/SMT
Moisture SensitiveYes
NumOfPackaging3
工作电源电压
Operating Supply Voltage
3.3 V
工厂包装数量
Factory Pack Quantity
2500
单位重量
Unit Weight
0.003517 oz

文档预览

下载PDF文档
IS42S16400F
IS45S16400F
1 Meg Bits x 16 Bits x 4 Banks (64-MBIT)
SYNCHRONOUS DYNAMIC RAM
FEATURES
• Clock frequency: 200, 166, 143, 133 MHz
• Fully synchronous; all signals referenced to a
positive clock edge
• Internal bank for hiding row access/precharge
• Single 3.3V power supply
• LVTTL interface
• Programmable burst length
– (1, 2, 4, 8, full page)
• Programmable burst sequence:
Sequential/Interleave
• Self refresh modes
• Auto refresh (CBR)
• 4096 refresh cycles every 64 ms (Com, Ind, A1
grade) or 16ms (A2 grade)
• Random column address every clock cycle
• Programmable CAS latency (2, 3 clocks)
• Burst read/write and burst read/single write
operations capability
• Burst termination by burst stop and precharge
command
OPTIONS
• Package:
54-pin TSOP II
54-ball FBGA (8mm x 8mm)
• Operating Temperature Range
Commercial (0
o
C to +70
o
C)
Industrial (-40
o
C to +85
o
C)
Automotive Grade A1 (-40
o
C to +85
o
C)
Automotive Grade A2 (-40
o
C to +105
o
C)
DECEMBER 2011
OVERVIEW
ISSI
's 64Mb Synchronous DRAM is organized as 1,048,576
bits x 16-bit x 4-bank for improved performance. The
synchronous DRAMs achieve high-speed data transfer
using pipeline architecture. All inputs and outputs signals
refer to the rising edge of the clock input.
KEY TIMING PARAMETERS
Parameter
Clk Cycle Time
CAS Latency = 3
CAS Latency = 2
Clk Frequency
CAS Latency = 3
CAS Latency = 2
Access Time from Clock
CAS Latency = 3
CAS Latency = 2
-5
5
7.5
200
133
5
6
-6
6
7.5
166
133
5.4
6
-7
7
7.5
143
133
5.4
6
Unit
ns
ns
Mhz
Mhz
ns
ns
ADDRESS TABLE
Parameter
Configuration
Refresh Count
4M x 16
1M x 16 x 4
banks
Com./Ind. 4K/64ms
A1 4K/64ms
A2 4K/16ms
A0-A11
A0-A7
BA0, BA1
A10/AP
Row Addresses
Column Addresses
Bank Address Pins
Auto Precharge Pins
Copyright © 2011 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no
liability arising out of the application or use of any information, products or services described herein. Customers are advised to obtain the latest version of this device specification before relying on
any published information and before placing orders for products.
Integrated Silicon Solution, Inc. does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be ex-
pected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless Integrated Silicon
Solution, Inc. receives written assurance to its satisfaction, that:
a.) the risk of injury or damage has been minimized;
b.) the user assume all such risks; and
c.) potential liability of Integrated Silicon Solution, Inc is adequately protected under the circumstances
Integrated Silicon Solution, Inc. — www.issi.com
Rev. I
12/01/2011
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 411  2866  385  2406  2582  9  58  8  49  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved