电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1339G-133AXI

产品描述SRAM 128Kx32 3.3V IND Sync FT SRAM
产品类别存储    存储   
文件大小2MB,共23页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 选型对比 全文预览

CY7C1339G-133AXI在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1339G-133AXI - - 点击查看 点击购买

CY7C1339G-133AXI概述

SRAM 128Kx32 3.3V IND Sync FT SRAM

CY7C1339G-133AXI规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Cypress(赛普拉斯)
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM HEIGHT, LEAD FREE, MS-026, TQFP-100
针数100
Reach Compliance Codeunknown
ECCN代码3A991.B.2.A
Is SamacsysN
最长访问时间4 ns
其他特性PIPELINED ARCHITECTURE
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e3
长度20 mm
内存密度4194304 bit
内存集成电路类型CACHE SRAM
内存宽度32
湿度敏感等级3
功能数量1
端子数量100
字数131072 words
字数代码128000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织128KX32
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源2.5/3.3,3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.04 A
最小待机电流3.14 V
最大压摆率0.225 mA
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C1339G
4-Mbit (128K × 32) Pipelined Sync SRAM
4-Mbit (128K × 32) Pipelined Sync SRAM
Features
Functional Description
The CY7C1339G SRAM integrates 128K × 32 SRAM cells with
advanced synchronous peripheral circuitry and a two-bit counter
for internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered clock input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining chip enable (CE
1
), depth-expansion
chip enables (CE
2
and CE
3
), burst control inputs (ADSC, ADSP,
and ADV), write enables (BW
[A:D]
, and BWE), and global write
(GW). Asynchronous inputs include the output enable (OE) and
the ZZ pin.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed write cycle.This part supports byte write
operations (see Pin Descriptions and Truth Table for further
details). Write cycles can be one to four bytes wide as controlled
by the byte write control inputs. GW when active LOW causes all
bytes to be written.
The CY7C1339G operates from a +3.3 V core power supply
while all outputs may operate with either a +2.5 or +3.3 V supply.
All
inputs
and
outputs
are
JEDEC-standard
JESD8-5-compatible.
For a complete list of related documentation, click
here.
Registered inputs and outputs for pipelined operation
128K × 32 common I/O architecture
3.3 V core power supply (V
DD
)
2.5 V/3.3 V I/O power supply (V
DDQ
)
Fast clock-to-output times
4.0 ns (for 133-MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting Intel
Pentium
interleaved or linear burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Available in Pb-free 100-pin TQFP package
“ZZ” sleep mode option
Logic Block Diagram
A 0, A 1, A
A DDRESS
REGISTER
2
A
[1:0]
M ODE
A DV
CLK
Q1
A DSC
A DSP
BW
D
DQ
D
BYTE
W RITE REGISTER
DQ
C
BYTE
W RITE REGISTER
DQ
B
BYTE
W RITE REGISTER
DQ
A
BYTE
W RITE REGISTER
BURST
COUNTER
CLR
A ND
Q0
LOGIC
DQ
D
BYTE
W RITE DRIVER
DQ
C
BYTE
W RITE DRIVER
DQ
B
BYTE
W RITE DRIVER
DQ
A
BYTE
W RITE DRIVER
BW
C
M EM ORY
A RRA Y
SENSE
A M PS
OUTPUT
REGISTERS
OUTPUT
BUFFERS
E
DQs
BW
B
BW
A
BW E
GW
CE
1
CE
2
CE
3
OE
ENA BLE
REGISTER
PIPELINED
ENABLE
INPUT
REGISTERS
ZZ
SLEEP
CONTROL
Errata:
For information on silicon errata, see
"Errata"
on page 20. Details include trigger conditions, devices affected, and proposed workaround.
Cypress Semiconductor Corporation
Document Number: 38-05520 Rev. *R
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised November 8, 2016

CY7C1339G-133AXI相似产品对比

CY7C1339G-133AXI CY7C1339S-133AXC CY7C1339G-100BGIT CY7C1339G-100BGXIT
描述 SRAM 128Kx32 3.3V IND Sync FT SRAM SRAM Sync SRAMs SRAM 128Kx32 3.3V IND Sync FT SRAM SRAM 128Kx32 3.3V IND Sync FT SRAM
Product Attribute - Attribute Value Attribute Value Attribute Value
制造商
Manufacturer
- Cypress(赛普拉斯) Cypress(赛普拉斯) Cypress(赛普拉斯)
产品种类
Product Category
- SRAM SRAM SRAM
Memory Size - 4 Mbit 4 Mbit 4 Mbit
Organization - 128 k x 32 128 k x 32 128 k x 32
Access Time - 4 ns 4.5 ns 4.5 ns
Maximum Clock Frequency - 133 MHz 100 MHz 100 MHz
接口类型
Interface Type
- Parallel Parallel Parallel
电源电压-最大
Supply Voltage - Max
- 3.6 V 3.6 V 3.6 V
电源电压-最小
Supply Voltage - Min
- 3.135 V 3.135 V 3.135 V
Supply Current - Max - 225 mA 205 mA 205 mA
最小工作温度
Minimum Operating Temperature
- 0 C - 40 C - 40 C
最大工作温度
Maximum Operating Temperature
- + 70 C + 85 C + 85 C
安装风格
Mounting Style
- SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
- TQFP-100 BGA-119 BGA-119
Memory Type - SDR SDR SDR
类型
Type
- Synchronous Synchronous Synchronous

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1767  1793  1293  518  2087  1  32  41  30  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved