Philips Semiconductors
Product data
18-bit bus-interface D-type flip-flop
with reset and enable (3-State)
74ABT16823A
FEATURES
•
Two sets of high speed parallel registers with positive
edge-triggered D-type flip-flops
DESCRIPTION
The 74ABT16823A 18-bit bus interface register is designed to
eliminate the extra packages required to buffer existing registers and
provide extra data width for wider data/address paths of buses
carrying parity.
The 74ABT16823A has two 9-bit wide buffered registers with Clock
Enable (nCE) and Master Reset (nMR) which are ideal for parity bus
interfacing in high microprogrammed systems.
The registers are fully edge-triggered. The state of each D input, one
set-up time before the LOW-to-HIGH clock transition is transferred
to the corresponding flip-flop’s Q output.
•
Ideal where high speed, light loading, or increased fan-in are
required with MOS microprocessors
•
Live insertion/extraction permitted
•
Power-up 3-State
•
Power-up Reset
•
Output capability: +64 mA/–32 mA
•
Latch-up protection exceeds 500 mA per Jedec Std 17
•
ESD protection exceeds 2000 V per MIL STD 883 Method 3015
and 200 V per Machine Model
QUICK REFERENCE DATA
SYMBOL
t
PLH
t
PHL
C
IN
C
OUT
I
CCZ
I
CCL
PARAMETER
Propagation delay
nCP to nQx
Input capacitance
Output capacitance
Quiescent su ly current
supply
CONDITIONS
T
amb
= 25
°C;
GND = 0 V
C
L
= 50 pF; V
CC
= 5 V
V
I
= 0 V or V
CC
V
O
= 0 V or V
CC
; 3-State
Outputs disabled; V
CC
= 5.5 V
Outputs low; V
CC
= 5.5 V
TYPICAL
2.3
1.9
4
6
500
9
UNIT
ns
pF
pF
µA
mA
ORDERING INFORMATION
T
amb
= –40
°
C to +85
°
C
Type number
Package
Name
74ABT16823ADL
74ABT16823ADGG
SSOP56
TSSOP56
Description
plastic shrink small outline package; 56 leads; body width 7.5 mm
plastic thin shrink small outline package; 56 leads; body width 6.1 mm
Version
SOT371-1
SOT364-1
PIN DESCRIPTION
PIN NUMBER
2, 27
54, 52, 51, 49, 48, 47, 45, 44, 43
42, 41, 40, 38, 37, 36, 34, 33, 31
3, 5, 6, 8, 9, 10, 12, 13, 14
15, 16, 17, 19, 20, 21, 23, 24, 26
56, 29
55, 30
1, 28
4, 11, 18, 25, 32, 39, 46, 53
7, 22, 35, 50
SYMBOL
1OE, 2OE
1D0-1D8
2D0-2D8
1Q0-1Q8
2Q0-2Q8
1CP, 2CP
1CE, 2CE
1MR, 2MR
GND
V
CC
FUNCTION
Output enable input (active-LOW)
Data inputs
Data outputs
Clock pulse input (active rising edge)
Clock enable input (active-LOW)
Master reset input (active-LOW)
Ground (0 V)
Positive supply voltage
2004 Feb 02
2
Philips Semiconductors
Product data
18-bit bus-interface D-type flip-flop
with reset and enable (3-State)
74ABT16823A
ABSOLUTE MAXIMUM RATINGS
1, 2
SYMBOL
V
CC
I
IK
V
I
I
OK
V
OUT
I
O
OUT
T
stg
PARAMETER
DC supply voltage
DC input diode current
DC input voltage
3
DC output diode current
DC output voltage
3
DC output current
output in HIGH state
Storage temperature range
–64
–65 to 150
°C
V
O
< 0 V
output in Off or HIGH state
output in LOW state
V
I
< 0 V
CONDITIONS
RATING
–0.5 to +7.0
–18
–1.2 to +7.0
–50
–0.5 to +5.5
128
mA
UNIT
V
mA
V
mA
V
NOTES:
1. Stresses beyond those listed may cause permanent damage to the device. These are stress ratings only and functional operation of the
device at these or any other conditions beyond those indicated under “recommended operating conditions” is not implied. Exposure to
absolute-maximum-rated conditions for extended periods may affect device reliability.
2. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction
temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150°C.
3. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
RECOMMENDED OPERATING CONDITIONS
LIMITS
SYMBOL
V
CC
V
I
V
IH
V
IL
I
OH
I
OL
∆t/∆v
T
amb
DC supply voltage
Input voltage
HIGH-level input voltage
LOW-level input voltage
HIGH-level output current
LOW-level output current
Input transition rise or fall rate
Operating free-air temperature range
PARAMETER
MIN
4.5
0
2.0
–
–
–
0
–40
MAX
5.5
V
CC
–
0.8
–32
64
10
+85
V
V
V
V
mA
mA
ns/V
°C
UNIT
2004 Feb 02
5