电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74AUP1G374GM-H

产品描述Flip Flops 1.8V LOW-POW D + EDGE-TRIG
产品类别逻辑    逻辑   
文件大小221KB,共23页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74AUP1G374GM-H在线购买

供应商 器件名称 价格 最低购买 库存  
74AUP1G374GM-H - - 点击查看 点击购买

74AUP1G374GM-H概述

Flip Flops 1.8V LOW-POW D + EDGE-TRIG

74AUP1G374GM-H规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
是否无铅含铅
是否Rohs认证符合
厂商名称NXP(恩智浦)
包装说明SON, SOLCC6,.04,20
Reach Compliance Codeunknown
JESD-30 代码R-PDSO-N6
负载电容(CL)30 pF
逻辑集成电路类型D FLIP-FLOP
最大频率@ Nom-Sup70000000 Hz
最大I(ol)0.0017 A
功能数量1
端子数量6
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码SON
封装等效代码SOLCC6,.04,20
封装形状RECTANGULAR
封装形式SMALL OUTLINE
包装方法TAPE AND REEL
电源1.2/3.3 V
Prop。Delay @ Nom-Sup21.6 ns
认证状态Not Qualified
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子形式NO LEAD
端子节距0.5 mm
端子位置DUAL
触发器类型POSITIVE EDGE
Base Number Matches1

文档预览

下载PDF文档
74AUP1G374
Low-power D-type flip-flop; positive-edge trigger; 3-state
Rev. 8 — 29 November 2012
Product data sheet
1. General description
The 74AUP1G374 provides the single D-type flip-flop with 3-state output. The flip-flop will
store the state of data input (D) that meet the set-up and hold times requirements on the
LOW-to-HIGH CP transition. When pin OE is LOW, the contents of the flip-flop is available
at the (Q) output. When pin OE is HIGH, the output goes to the high-impedance
OFF-state. Operation of input pin OE does not affect the state of the flip-flop.
Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall
times across the entire V
CC
range from 0.8 V to 3.6 V. This device ensures a very low
static and dynamic power consumption across the entire V
CC
range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using I
OFF
.
The I
OFF
circuitry disables the output, preventing the damaging backflow current through
the device when it is powered down.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V
High noise immunity
Complies with JEDEC standards:
JESD8-12 (0.8 V to 1.3 V)
JESD8-11 (0.9 V to 1.65 V)
JESD8-7 (1.2 V to 1.95 V)
JESD8-5 (1.8 V to 2.7 V)
JESD8-B (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F Class 3A. Exceeds 5000 V
MM JESD22-A115-A exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Low static power consumption; I
CC
= 0.9
A
(maximum)
Latch-up performance exceeds 100 mA per JESD 78 Class II
Inputs accept voltages up to 3.6 V
Low noise overshoot and undershoot < 10 % of V
CC
I
OFF
circuitry provides partial Power-down mode operation
Multiple package options
Specified from
40 C
to +85
C
and
40 C
to +125
C

74AUP1G374GM-H相似产品对比

74AUP1G374GM-H 74AUP1G374GW-G
描述 Flip Flops 1.8V LOW-POW D + EDGE-TRIG Flip Flops 1.8V LOW-POW D + EDGE-TRIG
Source Url Status Check Date 2013-06-14 00:00:00 2013-06-14 00:00:00
是否无铅 含铅 含铅
是否Rohs认证 符合 符合
厂商名称 NXP(恩智浦) NXP(恩智浦)
Reach Compliance Code unknown unknown
Base Number Matches 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 442  1358  211  1069  2896  49  18  19  40  27 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved