电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

530AC644M875DG

产品描述Standard Clock Oscillators SINGLE XO 0.3 ps RMS JTR
产品类别无源元件   
文件大小1MB,共12页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

530AC644M875DG在线购买

供应商 器件名称 价格 最低购买 库存  
530AC644M875DG - - 点击查看 点击购买

530AC644M875DG概述

Standard Clock Oscillators SINGLE XO 0.3 ps RMS JTR

530AC644M875DG规格参数

参数名称属性值
Product AttributeAttribute Value
制造商
Manufacturer
Silicon Laboratories
产品种类
Product Category
Standard Clock Oscillators
产品
Product
Standard Clock Oscillators
封装 / 箱体
Package / Case
7 mm x 5 mm
长度
Length
7 mm
宽度
Width
5 mm
系列
Packaging
Tray
工厂包装数量
Factory Pack Quantity
50
单位重量
Unit Weight
0.006562 oz

文档预览

下载PDF文档
S i 5 3 0 / 5 31
R
EVISION
D
C
R YS TA L
O
SCILLATOR
(XO) (10 M H
Z
Features
TO
1 . 4 GH
Z
)
Available with any-rate output
frequencies from 10 MHz to 945 MHz
and select frequencies to 1.4 GHz
3rd generation DSPLL
®
with superior
jitter performance
3x better frequency stability than
SAW-based oscillators
Internal fixed crystal frequency
ensures high reliability and low
aging
Available CMOS, LVPECL,
LVDS, and CML outputs
3.3, 2.5, and 1.8 V supply options
Industry-standard 5 x 7 mm
package and pinout
Pb-free/RoHS-compliant
Si5602
Ordering Information:
See page 7.
Applications
SONET/SDH
Networking
SD/HD video
Test and measurement
Clock and data recovery
FPGA/ASIC clock generation
Pin Assignments:
See page 6.
(Top View)
NC
1
6
V
DD
Description
The Si530/531 XO utilizes Silicon Laboratories’ advanced DSPLL circuitry
to provide a low jitter clock at high frequencies. The Si530/531 is available
with any-rate output frequency from 10 to 945 MHz and select frequencies to
1400 MHz. Unlike a traditional XO, where a different crystal is required for
each output frequency, the Si530/531 uses one fixed crystal to provide a
wide range of output frequencies. This IC based approach allows the crystal
resonator to provide exceptional frequency stability and reliability. In addition,
DSPLL clock synthesis provides superior supply noise rejection, simplifying
the task of generating low jitter clocks in noisy environments typically found in
communication systems. The Si530/531 IC based XO is factory configurable
for a wide variety of user specifications including frequency, supply voltage,
output format, and temperature stability. Specific configurations are factory
programmed at time of shipment, thereby eliminating long lead times
associated with custom oscillators.
®
OE
2
5
CLK–
GND
3
4
CLK+
Si530 (LVDS/LVPECL/CML)
OE
1
6
V
DD
Functional Block Diagram
V
DD
CLK– CLK+
NC
2
5
NC
GND
3
4
CLK
Si530 (CMOS)
Fixed
Frequency
XO
Any-rate
10–1400 MHz
DSPLL
®
Clock
Synthesis
OE
1
6
V
DD
NC
2
5
CLK–
GND
3
4
CLK+
Si531 (LVDS/LVPECL/CML)
OE
GND
Rev. 1.4 5/13
Copyright © 2013 by Silicon Laboratories
Si530/531
沙占友的新型单片开关电源设计与应用技术
沙占友的新型单片开关电源设计与应用技术:Sad::){:1_137:}沙占友...
伍玉斌 电源技术
输出限流电路的分析
首先是输出电流曲线示意图如下(待数字验证): 保护的条件为Rlm上的电压达到开启电压,实际上由于Veb和Rlm本身的变化,限制的范围如图: 可以发现,在管子不同的温度下,电流的保护就 ......
yulzhu 模拟电子
学习求助帖
最近刚学习DE1,在做到Qsys和HPS时,有些eclipse得c程序不是很懂,想问问大神们应该学习C语言的那几个方面 #include #include #include "seg7.h" #include "hwlib.h" #include "socal/so ......
fc_fc FPGA/CPLD
【秀秀俺的家乡美】-杭州西湖
28350 28351...
jyl 聊聊、笑笑、闹闹
急!急!急! 跪求VHDL或EDA视频教程
小弟因工作需要学习VHDL,谁有视频教程啊,急!!!!...
mc516 FPGA/CPLD
WINCE 5.0 cs8900自动断线?
刚开机的时候工作正常,PC能够PING通CE终端,CS8900有中断产生。过会之后就发现PING不通了,CS8900连中断也没有产生了。用万用表看休眠引脚为高,也没有休眠。不知道东东会导致这个问题?...
强化工业 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 670  950  2081  337  6  36  7  5  11  55 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved