电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9561302HYA

产品描述Standard SRAM, 512KX8, 100ns, CMOS, CDIP32, CERAMIC, DIP-32
产品类别存储    存储   
文件大小109KB,共12页
制造商Micross
官网地址https://www.micross.com
下载文档 详细参数 全文预览

5962-9561302HYA概述

Standard SRAM, 512KX8, 100ns, CMOS, CDIP32, CERAMIC, DIP-32

5962-9561302HYA规格参数

参数名称属性值
零件包装代码DIP
包装说明DIP, DIP32,.6
针数32
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
最长访问时间100 ns
I/O 类型COMMON
JESD-30 代码R-CDIP-T32
JESD-609代码e0
长度41.525 mm
内存密度4194304 bit
内存集成电路类型STANDARD SRAM
内存宽度8
功能数量1
端子数量32
字数524288 words
字数代码512000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织512KX8
输出特性3-STATE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP32,.6
封装形状RECTANGULAR
封装形式IN-LINE
并行/串行PARALLEL
电源5 V
认证状态Not Qualified
筛选级别MIL-STD-883
座面最大高度5.13 mm
最大待机电流0.0004 A
最小待机电流2 V
最大压摆率0.05 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
宽度15.24 mm
Base Number Matches1

文档预览

下载PDF文档
SRAM
Austin Semiconductor, Inc.
512K x 8 SRAM
Ultra Low Power SRAM
AVAILABLE AS MILITARY
SPECIFICATION
• SMD 5962-95613
• MIL STD-883
1
1,2
AS5C4009LL
PIN ASSIGNMENT
(Top View)
32-Pin DIP, 32-Pin SOJ
& 32-Pin TSOP
FEATURES
• Ultra Low Power with 2V Data Retention
(0.2mW MAX worst case Power-down standby)
• Fully Static, No Clocks
• Single +5V ±10% power supply
• Easy memory expansion with CE\ and OE\ options
• All inputs and outputs are TTL-compatible
• Three state outputs
• Operating temperature range:
Ceramic -55
o
C to +125
o
C & -40
o
C to +85
o
C
Plastic
-40
o
C to +85
o
C
3
1. Not applicable to plastic package
2. Applies to CW package only.
3. Contact factory for -55
o
C to +125
o
C
A18
A16
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
32
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
Vcc
A15
A17
WE\
A13
A8
A9
A11
OE\
A10
CE\
I/08
I/07
I/06
I/05
I/04
OPTIONS
• Timing
55ns access
70ns access
85ns access
100ns access
• Packages
Ceramic Dip (600 mil)
Ceramic SOJ
5
Plastic TSOP
MARKING
-55
4
-70
-85
-100
CW
ECJ
DG
No. 112
No. 502
No. 1002
I/01
I/02
I/03
Vss
4. For DG package, contact factory
5. Contact Factory
NOTE:
Not all combinations of operating temperature, speed, data retention and low power are
necessarily available. Please contact the factory for availability of specific part number
combinations.
GENERAL DESCRIPTION
The AS5C4009LL is organized as 524,288 x 8 SRAM utilizing a
special ultra low power design process. ASI’s pinout adheres to the
JEDEC standard for pinout on 4 megabit SRAMs. The evolutionary 32
pin version allows for easy upgrades from the 1 meg SRAM design.
For flexibility in memory applications, ASI offers chip enable (CE\)
and output enable (OE\) capabilities. These features can place the
outputs in High-Z for additional flexibility in system design.
This devices operates from a single +5V power supply and all
inputs and outputs are fully TTL-compatible.
Writing to these devices is accomplished when write enable (WE\)
and CE\ inputs are both LOW. Reading is accomplished when WE\
remains HIGH and CE\ and OE\ go LOW. The device offers a re-
duced power standby mode when disabled, by lowering VCC to 2V and
maintaining CE\ = 2V. This allows system designers to meet ultra low
standby power requirements.
AS5C4009LL
Rev. 4.0 2/01
Pin Name
WE\
CE\
OE\
A0 - A18
I/O1 - I/O8
Vcc
Vss
Function
Write Enable Input
Chip Select Input
Output Enable Input
Address Inputs
Data Inputs/Outputs
Power
Ground
For more products and information
please visit our web site at
www.austinsemiconductor.com
Austin Semiconductor, Inc. reserves the right to change products or specifications without notice.
1
谁能帮我介绍PDA手机,必须有windowsmobile 系统,GPS接收器,无线上网,主频高的一款设备,急需
谁能帮我介绍PDA手机,必须有windowsmobile 系统,GPS接收器,无线上网,主频高的一款设备,急需。 此款必须能够在上面安装程序,等。。...
weixichao 嵌入式系统
【请教】一道射极跟随器的电路题!很有诚意请教大家!
6703 看看第(1)(3)题我都解决了,就是(2)不会, 但我看来“自举”这个概念一直都有的,请知道的朋友告诉我哦! 希望能用小信号模型来分析! 这题目是高等教育出版社的《电子 ......
itmssliyan 模拟电子
SDRAM的时钟相移到底该怎么选?
网上的黑金板教程和我学校的老师都说不重要,取经验值就行,但一个是-75度,一个是-60度。特权同学的教程说要根据官方文档计算,我照着那个方法算了一个时间。 但是我的板子的SDRAM还是有问题 ......
jiabujia FPGA/CPLD
FPGA设计中的编程技巧
本人搜集的FPGA设计中的编程技巧(免费下载)!共同学习,共同进步!...
呱呱 FPGA/CPLD
音乐彩灯的求助
我想做一个采集音乐的幅度和频率的模块,来反馈给我的mcu去控制多路led,需要一个什么样的ic?求各路大神指点下。一般应该是采集喇叭端口的音频吧,这样才会对音乐的输出没有干扰吧!前面看到一 ......
麻袋 测试/测量

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 244  2122  2400  393  1613  26  59  44  29  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved