电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

288MS-45-800

产品描述Rambus DRAM, 16MX18, CMOS, PBGA92
产品类别存储    存储   
文件大小3MB,共72页
制造商Rambus Inc
下载文档 详细参数 选型对比 全文预览

288MS-45-800概述

Rambus DRAM, 16MX18, CMOS, PBGA92

288MS-45-800规格参数

参数名称属性值
包装说明TFBGA,
Reach Compliance Codeunknown
ECCN代码EAR99
访问模式BLOCK ORIENTED PROTOCOL
其他特性SELF CONTAINED REFRESH
JESD-30 代码R-PBGA-B92
内存密度301989888 bit
内存集成电路类型RAMBUS DRAM
内存宽度18
功能数量1
端口数量1
端子数量92
字数16777216 words
字数代码16000000
工作模式SYNCHRONOUS
组织16MX18
封装主体材料PLASTIC/EPOXY
封装代码TFBGA
封装形状RECTANGULAR
封装形式GRID ARRAY
认证状态Not Qualified
座面最大高度1.2 mm
自我刷新YES
最大供电电压 (Vsup)2.63 V
最小供电电压 (Vsup)2.37 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
端子形式BALL
端子节距0.8 mm
端子位置BOTTOM
Base Number Matches1

文档预览

下载PDF文档
®
RAMBUS
Preliminary Information
Direct RDRAM™
256/288-Mbit (512Kx16/18x32s)
Overview
The Rambus Direct RDRAM™ is a general purpose
high-performance memory device suitable for use in a
broad range of applications including computer
memory, graphics, video, and any other application
where high bandwidth and low latency are required.
The 256/288-Mbit Direct Rambus DRAMs (RDRAM
)
are extremely high-speed CMOS DRAMs organized as
16M words by 16 or 18 bits. The use of Rambus
Signaling Level (RSL) technology permits 600MHz to
800MHz transfer rates while using conventional
system and board design technologies. Direct RDRAM
devices are capable of sustained data transfers at 1.25
ns per two bytes (10ns per sixteen bytes).
The architecture of the Direct RDRAMs allows the
highest sustained bandwidth for multiple, simulta-
neous randomly addressed memory transactions. The
separate control and data buses with independent row
and column control yield over 95% bus efficiency. The
Direct RDRAM's 32 banks support up to four simulta-
neous transactions.
System oriented features for mobile, graphics and large
memory systems include power management, byte
masking, and x18 organization. The two data bits in the
x18 organization are general and can be used for addi-
tional storage and bandwidth or for error correction.
Figure 1: Direct RDRAM CSP Package
The 256/288-Mbit Direct RDRAMs are offered in a CSP
horizontal package suitable for desktop as well as low-
profile add-in card and mobile applications.
Key Timing Parameters/Part Numbers
Organization
a
512Kx16x32s
512Kx16x32s
I/O Freq. Core Access Time
MHz
(ns)
600
711
711
800
800
600
711
711
800
800
53
50
45
45
40
53
50
45
45
40
Part
Number
256Ms-53-600
256Ms-50-711
256Ms-45-711
256Ms-45-800
256Ms-40-800
288Ms-53-600
288Ms-50-711
288Ms-45-711
288Ms-45-800
288Ms-40-800
Features
s
Highest sustained bandwidth per DRAM device
- 1.6GB/s sustained data transfer rate
- Separate control and data buses for maximized
efficiency
- Separate row and column control buses for
easy scheduling and highest performance
- 32 banks: four transactions can take place simul-
taneously at full bandwidth data rates
Low latency features
- Write buffer to reduce read latency
- 3 precharge mechanisms for controller flexibility
- Interleaved transactions
Advanced power management:
- Multiple low power states allows flexibility in
power consumption versus time to transition to
active state
- Power-down self-refresh
Organization: 2kbyte pages and 32 banks, x 16/18
- x18 organization allows ECC configurations or
increased storage/bandwidth
- x16 organization for low cost applications
Uses Rambus Signaling Level (RSL) for up to
800MHz operation
512Kx16x32s
512Kx16x32s
512Kx16x32s
512Kx18x32s
512Kx18x32s
512Kx18x32s
512Kx18x32s
512Kx18x32s
s
s
a. The bank designations are described in a later section. Refer
to Section "Row and Column Cycle Description" on page 17.
32s - 32 banks which use a “split” bank architecture
16d - 16 banks which use a “doubled” bank architecture
4i - 4 banks which use an “independent” bank architecture.
Related Documentation
Data sheets for the Rambus memory system components are avail-
able on the Rambus website at http://www.rambus.com. Please
obtain the "Documentation Change History"for this data sheet. The
DCH is an integral part of the data sheet and contains the most
recent information about changes made to the published version.
Check the Rambus website regularly for the latest DCH and data
sheet updates.
s
s
Document DL0060
Version 1.1
Preliminary Information
Page 1

288MS-45-800相似产品对比

288MS-45-800 288MS-53-600 256MS-45-711 256MS-40-800 288MS-50-711 256MS-45-800 288MS-45-711 256MS-50-711 288MS-40-800 256MS-53-600
描述 Rambus DRAM, 16MX18, CMOS, PBGA92 Rambus DRAM, 16MX18, CMOS, PBGA92 Rambus DRAM, 16MX16, CMOS, PBGA92 Rambus DRAM, 16MX16, CMOS, PBGA92 Rambus DRAM, 16MX18, CMOS, PBGA92 Rambus DRAM, 16MX16, CMOS, PBGA92 Rambus DRAM, 16MX18, CMOS, PBGA92 Rambus DRAM, 16MX16, CMOS, PBGA92 Rambus DRAM, 16MX18, CMOS, PBGA92 Rambus DRAM, 16MX16, CMOS, PBGA92
包装说明 TFBGA, TFBGA, TFBGA, TFBGA, TFBGA, TFBGA, TFBGA, TFBGA, TFBGA, TFBGA,
Reach Compliance Code unknown unknown unknown unknown unknown unknown unknown unknown unknown unknown
ECCN代码 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99 EAR99
访问模式 BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL BLOCK ORIENTED PROTOCOL
其他特性 SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH SELF CONTAINED REFRESH
JESD-30 代码 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92 R-PBGA-B92
内存密度 301989888 bit 301989888 bit 268435456 bit 268435456 bit 301989888 bit 268435456 bit 301989888 bit 268435456 bit 301989888 bit 268435456 bit
内存集成电路类型 RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM RAMBUS DRAM
内存宽度 18 18 16 16 18 16 18 16 18 16
功能数量 1 1 1 1 1 1 1 1 1 1
端口数量 1 1 1 1 1 1 1 1 1 1
端子数量 92 92 92 92 92 92 92 92 92 92
字数 16777216 words 16777216 words 16777216 words 16777216 words 16777216 words 16777216 words 16777216 words 16777216 words 16777216 words 16777216 words
字数代码 16000000 16000000 16000000 16000000 16000000 16000000 16000000 16000000 16000000 16000000
工作模式 SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS SYNCHRONOUS
组织 16MX18 16MX18 16MX16 16MX16 16MX18 16MX16 16MX18 16MX16 16MX18 16MX16
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 TFBGA TFBGA TFBGA TFBGA TFBGA TFBGA TFBGA TFBGA TFBGA TFBGA
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY GRID ARRAY
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
座面最大高度 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm 1.2 mm
自我刷新 YES YES YES YES YES YES YES YES YES YES
最大供电电压 (Vsup) 2.63 V 2.63 V 2.63 V 2.63 V 2.63 V 2.63 V 2.63 V 2.63 V 2.63 V 2.63 V
最小供电电压 (Vsup) 2.37 V 2.37 V 2.37 V 2.37 V 2.37 V 2.37 V 2.37 V 2.37 V 2.37 V 2.37 V
标称供电电压 (Vsup) 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V 2.5 V
表面贴装 YES YES YES YES YES YES YES YES YES YES
技术 CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS CMOS
端子形式 BALL BALL BALL BALL BALL BALL BALL BALL BALL BALL
端子节距 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm 0.8 mm
端子位置 BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM BOTTOM
Base Number Matches 1 1 1 1 1 1 1 1 1 1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 151  393  1403  943  440  4  8  29  19  9 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved