电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-9851101NUA

产品描述Field Programmable Gate Array, 2304 CLBs, 40000 Gates, 166MHz, 5472-Cell, CMOS, PBGA432, 40 X 40 MM, PLASTIC, MO-151BAU, BGA-432
产品类别可编程逻辑器件    可编程逻辑   
文件大小154KB,共21页
制造商XILINX(赛灵思)
官网地址https://www.xilinx.com/
下载文档 详细参数 全文预览

5962-9851101NUA概述

Field Programmable Gate Array, 2304 CLBs, 40000 Gates, 166MHz, 5472-Cell, CMOS, PBGA432, 40 X 40 MM, PLASTIC, MO-151BAU, BGA-432

5962-9851101NUA规格参数

参数名称属性值
Objectid1918702552
零件包装代码BGA
包装说明LBGA, BGA432,31X31,50
针数432
Reach Compliance Codeunknown
ECCN代码3A001.A.2.C
其他特性TYPICAL GATES = 40000 TO 130000
最大时钟频率166 MHz
CLB-Max的组合延迟1.6 ns
JESD-30 代码S-PBGA-B432
JESD-609代码e0
长度40 mm
可配置逻辑块数量2304
等效关口数量40000
输入次数352
逻辑单元数量5472
输出次数352
端子数量432
最高工作温度125 °C
最低工作温度-55 °C
组织2304 CLBS, 40000 GATES
封装主体材料PLASTIC/EPOXY
封装代码LBGA
封装等效代码BGA432,31X31,50
封装形状SQUARE
封装形式GRID ARRAY, LOW PROFILE
可编程逻辑类型FIELD PROGRAMMABLE GATE ARRAY
认证状态Not Qualified
筛选级别MIL-PRF-38535
座面最大高度1.7 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
宽度40 mm

文档预览

下载PDF文档
0
R
QPRO XQ4000XL Series QML
High-Reliability FPGAs
0
2
DS029 (v1.3) June 25, 2000
Product Specification
Development system runs on most common computer
platforms
- Interfaces to popular design environments
- Fully automatic mapping, placement and routing
- Interactive design editor for design optimization
Highest capacity—over 180,000 usable gates
Additional routing over XQ4000E
- Almost twice the routing capacity for high-density
designs
Buffered Interconnect for maximum speed
New latch capability in configurable logic blocks
Improved VersaRing™ I/O interconnect for better Fixed
pinout flexibility
- Virtually unlimited number of clock signals
Optional multiplexer or 2-input function generator on
device outputs
5V tolerant I/Os
0.35
m
m SRAM process
XQ4000X Series Features
Certified to MIL-PRF-38535 Appendix A QML
(Qualified Manufacturer Listing)
Ceramic and plastic packages
Also available under the following standard microcircuit
drawings (SMD)
- XQ4013XL 5962-98513
- XQ4036XL 5962-98510
- XQ4062XL 5962-98511
- XQ4085XL 5962-99575
For more information contact the Defense Supply
Center Columbus (DSCC)
http://www.dscc.dla.mis/v/va/smd/smdsrch.html
Available in -3 speed
System featured Field-Programmable Gate Arrays
- SelectRAM™ memory: on-chip ultra-fast RAM with
·
synchronous write option
·
dual-port RAM option
- Abundant flip-flops
- Flexible function generators
- Dedicated high-speed carry logic
- Wide edge decoders on each edge
- Hierarchy of interconnect lines
- Internal 3-state bus capability
- Eight global low-skew clock or signal distribution
networks
1
2
3
4
5
6
Introduction
The QPRO™ XQ4000XL Series high-performance,
high-capacity Field Programmable Gate Arrays (FPGAs)
provide the benefits of custom CMOS VLSI, while avoiding
the initial cost, long development cycle, and inherent risk of
a conventional masked gate array.
The result of thirteen years of FPGA design experience and
feedback from thousands of customers, these FPGAs com-
bine architectural versatility, on-chip Select-RAM memory
with edge-triggered and dual-port modes, increased speed,
abundant routing resources, and new, sophisticated
soft-ware to achieve fully automated implementation of
complex, high-density, high-performance designs.
Refer to the complete Commercial XC4000XL Series Field
Programmable Gate Arrays Data Sheet for more informa-
tion on device architecture and timing, and the latest Xilinx
databook for package pinouts other than the CB228
(included in this data sheet). (Pinouts for XQ4000XL device
are identical to XC4000XL.)
System performance beyond 50 MHz
Flexible array architecture
Low power segmented routing architecture
Systems-oriented features
- IEEE 1149.1-compatible boundary scan logic
support
- Individually programmable output slew rate
- Programmable input pull-up or pull-down resistors
- 12 mA sink current per XQ4000XL output
Configured by loading binary file
- Unlimited reprogrammability
Readback capability
- Program verification
- Internal node observability
© 2000 Xilinx, Inc. All rights reserved. All Xilinx trademarks, registered trademarks, patents, and disclaimers are as listed at
http://www.xilinx.com/legal.htm.
All other trademarks and registered trademarks are the property of their respective owners. All specifications are subject to change without notice.
DS029 (v1.3) June 25, 2000
Product Specification
www.xilinx.com
1-800-255-7778
2-79
NXP-EVB-P6UL(I.mx6ul)的3G网络测试《三》
3G测试:322186 Linux 3G拨号工具: Linux 3G拨号工具,包括pppd与chat,有时甚至需要usb_modeswitch。 pppd PPP(Point to Point Protocol)协议是一种广泛使用的数据链路 ......
szypf2011 ARM技术
关于PCB板做一套扑克牌
电子类学生 刚学画板子 然后得知嘉立创5块钱就能做板子 所以想搞一套PCB板的扑克牌 对ad不是很熟悉 希望有大佬可以指导 也可以说说自己的想法与设计 如果有大佬有现成的文件 那就真的感 ......
rationalbks PCB设计
【连载】【ALIENTEK 战舰STM32开发板】STM32开发指南--第九章 串口实验
第九章 串口实验 前面两章介绍了STM32的IO口操作。这一章我们将学习STM32的串口,教大家如何使用STM32的串 ......
正点原子 stm32/stm8
【Silicon Labs BG22-EK4108A 蓝牙开发评测】一、开箱+资料搜集+开发环境搭建+点灯
收到Silicon Labs BG22-EK4108A 蓝牙开发板已有几天了,无奈最近事情有点多没来得及安排评测,趁着周末赶紧来个开箱。 本帖内容分为以下几个部分: 开箱图 资料搜集展示 开发环境 ......
zhangjt0713 Silicon Labs测评专区
本月已跑58公里,继续加油!
317469 ...
chenzhufly 聊聊、笑笑、闹闹
HIVE+binfs如何保存保存注册表,代码已修改,可是功能无法实现,请各位大虾指教
根据网上已有的相关资料,我做了一定的修改,Hive-base选项已添加,platform.reg文件作了相应的修改,以下是我的注册表代码,请各位帮我看一下有什么问题,不胜感激 ; HIVE BOOT SECTION ......
guoqingling988 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 247  1964  320  1087  1553  26  32  12  53  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved