电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT388915T100PYB

产品描述3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)
文件大小99KB,共11页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT388915T100PYB概述

3.3V LOW SKEW PLL-BASED CMOS CLOCK DRIVER WITH (3-STATE)

文档预览

下载PDF文档
IDT54/74FCT388915T 70/100/133/150
3.3V LOW SKEW PLL-BASED CLOCK DRIVER
MILITARY AND COMMERCIAL TEMPERATURE RANGES
Integrated Device Technology, Inc.
3.3V LOW SKEW PLL-BASED
CMOS CLOCK DRIVER
(WITH 3-STATE)
IDT54/74FCT388915T
70/100/133/150
PRELIMINARY
is fed back to the PLL at the FEEDBACK input resulting in
essentially zero delay across the device. The PLL consists of
• 0.5 MICRON CMOS Technology
the phase/frequency detector, charge pump, loop filter and
• Input frequency range: 10MHz – f2Q Max. spec
VCO. The VCO is designed for a 2Q operating frequency
(FREQ_SEL = HIGH)
range of 40MHz to f2Q Max.
• Max. output frequency: 150MHz
The IDT54/74FCT388915T provides 8 outputs with 350ps
• Pin and function compatible with FCT88915T, MC88915T
skew. The
Q5
output is inverted from the Q outputs. The 2Q
• 5 non-inverting outputs, one inverting output, one 2x
runs at twice the Q frequency and Q/2 runs at half the Q
output, one
÷2
output; all outputs are TTL-compatible
frequency.
• 3-State outputs
The FREQ_SEL control provides an additional
÷
2 option in
• Output skew < 350ps (max.)
the output path. PLL _EN allows bypassing of the PLL, which
• Duty cycle distortion < 500ps (max.)
is useful in static test modes. When PLL_EN is low, SYNC
• Part-to-part skew: 1ns (from t
PD
max. spec)
input may be used as a test clock. In this test mode, the input
• 32/–16mA drive at CMOS output voltage levels
frequency is not limited to the specified range and the polarity
• V
CC
= 3.3V
±
0.3V
of outputs is complementary to that in normal operation
• Inputs can be driven by 3.3V or 5V components
(PLL_EN = 1). The LOCK output attains logic HIGH when the
• Available in 28 pin PLCC, LCC and SSOP packages
PLL is in steady-state phase and frequency lock. When OE/
DESCRIPTION:
RST
is low, all the outputs are put in high impedance state and
The IDT54/74FCT388915T uses phase-lock loop technol- registers at Q,
Q
and Q/2 outputs are reset.
ogy to lock the frequency and phase of outputs to the input
The IDT54/74FCT388915T requires one external loop filter
reference clock. It provides low skew clock distribution for component as recommended in Figure 3.
high performance PCs and workstations. One of the outputs
FEATURES:
FUNCTIONAL BLOCK DIAGRAM
FEEDBACK
Phase/Freq.
Detector
Voltage
Controlled
Oscilator
LF
REF_SEL
PLL_EN
0
1
Mux
2Q
(
÷
1)
(
÷
2)
1M
u
x
0
D
Q
LOCK
0M
u
1x
Charge Pump
SYNC (0)
SYNC (1)
Q0
Q1
Divide
-By-2
FREQ_SEL
OE/RST
CP
R
Q
D
CP
R
D
CP
R
D
CP
D
CP
D
CP
D
CP
R
3052 drw 01
R
R
R
Q
Q
Q2
Q
Q3
Q
Q4
Q5
Q
Q
Q/2
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1995
Integrated Device Technology, Inc.
AUGUST 1995
DSC-4243/1
9.8
9.8
1
1
seed-dec2407开发板资料
大家谁有开seed-dec2407开发板资料,源程序和资料。麻烦给我传一份。多谢。邮箱:0110320wang@sina.com...
xiaohangge DSP 与 ARM 处理器
GPS智慧天线在系统整合中的选择和性能考量
GPS已从一种整合产品发展成整合系统解决方案的一部分。目前原始设备制造商(OEM)可以选择用GPS晶片组、GPS模组或智慧天线模组来实现系统整合。每种方案都有各自的利弊,OEM在选择之前需要根据其 ......
fly 无线连接
电子设计大赛放大类F 题
怎么用opa842实验1600倍放大啊?急!!!在线等...
那个远方流浪 电子竞赛
HIVE注册表的问题
使用的是PXA270+Wince6.0的平台,系统中加入hive base register和Fat file system组件, Platform.reg中的注册表信息为: ; HIVE BOOT SECTION "Identifier"=dword:1 "Minimum" ......
ytada 嵌入式系统
半导体制作工艺过程中为何要利用光刻模拟软件? 转贴
半导体制作工艺过程中,光刻工艺是一个非常重要的工序。利用光刻模拟软件具有以下优势: 1) 加快工艺发展速度 最大限度提高半导体制造商对现有曝光机的利用率实现对光刻工艺战略的快速定义并认 ......
fighting 模拟电子
DS18B20程序
刚写了个温控程序,希望相互学习 ...
单片机菜菜 51单片机

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2251  1776  1333  2439  231  44  34  8  13  6 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved