电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IS42S16400L-7T

产品描述Synchronous DRAM, 4MX16, 5.4ns, CMOS, PDSO54,
产品类别存储    存储   
文件大小1MB,共68页
制造商Integrated Circuit Solution Inc
下载文档 详细参数 全文预览

IS42S16400L-7T概述

Synchronous DRAM, 4MX16, 5.4ns, CMOS, PDSO54,

IS42S16400L-7T规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Integrated Circuit Solution Inc
包装说明TSOP, TSOP54,.46,32
Reach Compliance Codeunknown
最长访问时间5.4 ns
最大时钟频率 (fCLK)133 MHz
I/O 类型COMMON
交错的突发长度1,2,4,8
JESD-30 代码R-PDSO-G54
JESD-609代码e0
内存密度67108864 bit
内存集成电路类型SYNCHRONOUS DRAM
内存宽度16
端子数量54
字数4194304 words
字数代码4000000
最高工作温度70 °C
最低工作温度
组织4MX16
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码TSOP
封装等效代码TSOP54,.46,32
封装形状RECTANGULAR
封装形式SMALL OUTLINE, THIN PROFILE
电源3.3 V
认证状态Not Qualified
刷新周期4096
连续突发长度1,2,4,8,FP
最大待机电流0.001 A
最大压摆率0.07 mA
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn/Pb)
端子形式GULL WING
端子节距0.8 mm
端子位置DUAL
Base Number Matches1

文档预览

下载PDF文档
IS42S8800/IS42S8800L
IS42S16400/IS42S16400L
FEATURES
• Single 3.3V (± 0.3V) power supply
• High speed clock cycle time -7: 133MHz<3-3-3>,
-8: 100MHz<2-2-2>
• Fully synchronous operation referenced to clock
rising edge
• Possible to assert random column access in
every cycle
• Quad internal banks contorlled by A12 & A13
(Bank Select)
• Byte control by LDQM and UDQM for
IS42S16400
• Programmable Wrap sequence (Sequential /
Interleave)
• Programmable burst length (1, 2, 4, 8 and full
page)
• Programmable /CAS latency (2 and 3)
• Automatic precharge and controlled precharge
• CBR (Auto) refresh and self refresh
• X8, X16 organization
• LVTTL compatible inputs and outputs
• 4,096 refresh cycles / 64ms
• Burst termination by Burst stop and Precharge
command
• Package 400mil 54-pin TSOP-2
2(1)M Words x 8(16) Bits x 4 Banks (64-MBIT)
SYNCHRONOUS DYNAMIC RAM
DESCRIPTION
The IS42S8800 and IS42S16400 are high-speed 67,
108,864-bit synchronous dynamic random-access
moeories, organized as 2,097,152 x 8 x 4 and 1,048,
576 x 16 x 4 (word x bit x bank), respectively.
The synchronous DRAMs achieved high-speed data
transfer using the pipeline architecture and clock
frequency up to 133MHz for -7. All input and outputs
are synchronized with the postive edge of the clock.
The synchronous DRAMs are compatible with Low
Voltage TTL (LVTTL).These products are pack-aged
in 54-pin TSOP-2.
ICSI reserves the right to make changes to its products at any time without notice in order to improve design and supply the best possible product. We assume no responsibility for any errors
which may appear in this publication. © Copyright 2000, Integrated Circuit Solution Inc.
Integrated Circuit Solution Inc.
DR007-0A
1

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2128  604  2915  1975  1852  16  23  28  37  3 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved