电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT54FCT162827ETPVB

产品描述FAST CMOS 20-BIT BUFFERS
文件大小78KB,共8页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT54FCT162827ETPVB概述

FAST CMOS 20-BIT BUFFERS

文档预览

下载PDF文档
FAST CMOS 20-BIT
BUFFERS
Integrated Device Technology, Inc.
IDT54/74FCT16827AT/BT/CT/ET
IDT54/74FCT162827AT/BT/CT/ET
FEATURES:
• Common features:
– 0.5 MICRON CMOS Technology
– High-speed, low-power CMOS replacement for
ABT functions
Typical t
SK
(o) (Output Skew) < 250ps
– Low input and output leakage
≤1µA
(max.)
– ESD > 2000V per MIL-STD-883, Method 3015;
> 200V using machine model (C = 200pF, R = 0)
– Packages include 25 mil pitch SSOP, 19.6 mil pitch
TSSOP, 15.7 mil pitch TVSOP and 25 mil pitch Cerpack
– Extended commercial range of -40°C to +85°C
– V
CC
= 5V
±10%
• Features for FCT16827AT/BT/CT/ET:
– High drive outputs (-32mA I
OH
, 64mA I
OL
)
– Power off disable outputs permit “live insertion”
– Typical V
OLP
(Output Ground Bounce) < 1.0V at
V
CC
= 5V, T
A
= 25°C
• Features for FCT162827AT/BT/CT/ET:
– Balanced Output Drivers:
±24mA
(commercial),
±16mA
(military)
– Reduced system switching noise
– Typical V
OLP
(Output Ground Bounce) < 0.6V at
V
CC
= 5V,T
A
= 25°C
DESCRIPTION:
The FCT16827AT/BT/CT/ET and FCT162827AT/BT/CT/
ET 20-bit buffers are built using advanced dual metal CMOS
technology. These 20-bit bus drivers provide high-perfor-
mance bus interface buffering for wide data/address paths or
busses carrying parity. Two pair of NAND-ed output enable
controls offer maximum control flexibility and are organized to
operate the device as two 10-bit buffers or one 20-bit buffer.
Flow-through organization of signal pins simplifies layout. All
inputs are designed with hysteresis for improved noise mar-
gin.
The FCT16827AT/BT/CT/ET are ideally suited for driving
high capacitance loads and low impedance backplanes. The
output buffers are designed with power off disable capability
to allow "live insertion" of boards when used as backplane
drivers.
The FCT162827AT/BT/CT/ET have balanced output drive
with current limiting resistors. This offers low ground bounce,
minimal undershoot, and controlled output fall times–reducing
the need for external series terminating resistors. The
FCT162827AT/BT/CT/ET are plug-in replacements for the
FCT16827AT/BT/CT/ET and ABT16827 for on-board inter-
face applications.
FUNCTIONAL BLOCK DIAGRAM
1
OE
1
1
OE
2
2
OE
1
2
OE
2
1
A
1
1
Y
1
2
A
1
2
Y
1
TO 9 OTHER CHANNELS
2773 drw 01
TO 9 OTHER CHANNELS
2773 drw 02
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
MILITARY AND COMMERCIAL TEMPERATURE RANGES
©1996
Integrated Device Technology, Inc.
AUGUST 1996
DSC-2773/7
5.17
1
AgilentLVDC 传输系统测试方案
Agilent LVDS传输系统测试方案 2010-05-16 21:56:51 来源:中电网 关键字: Agilent LVDS 传输系统 FPGA LVDS是低压差分信号的简称,由于其优异的高速信号传输性能,目前在高速数据传输 ......
安_然 模拟与混合信号
运放的应用解说
本帖最后由 懂得珍惜 于 2014-6-21 23:39 编辑 运算放大器组成的电路五花八门,令人眼花瞭乱,是模拟电路中学习的重点。在分析它的工作原理时倘没有抓住核心,往往令人头大。特搜罗天下运放 ......
懂得珍惜 模拟电子
高手指点下,一些汇编,C混编编译时通不过的地方
1、源码: asm cld asm rep outsw(insw) ----该句编译时提示语法结构configure错误 2、另外汇编中的标志符(合法的),如:nodev,loop等编译时提示未定义 请问上述两个问 ......
wewe2000 嵌入式系统
ccs加载程序出错怎么回事,急!
在加载程序时出现如下错误: load failed, A section of your program falls into a memory region that is not writable. check your linker configuration and/or memory map. 这是什么 ......
helly DSP 与 ARM 处理器
DSP学习相关问题记录以及解决方法:
1、 问题描述:这链接JTag时出错,一直连接不上。 错误提示:Error connecting to the target: Error 0x80000200/-1047 Fatal Error during: OCS, PTI_ERR_EMU_CLOSE Error Occured at ......
Jacktang DSP 与 ARM 处理器
evc4.0++ 如何和SQL CE连接
evc4.0++ 如何和SQL CE连接,哪位大哥能给个示例代码啊 ?感激万分!...
mu03029827 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1861  994  961  2432  1294  7  33  52  35  20 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved