电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

70T9159L12PFI

产品描述TQFP-100, Tray
产品类别存储    存储   
文件大小549KB,共17页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

70T9159L12PFI概述

TQFP-100, Tray

70T9159L12PFI规格参数

参数名称属性值
Brand NameIntegrated Device Technology
是否无铅含铅
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码TQFP
包装说明TQFP-100
针数100
制造商包装代码PN100
Reach Compliance Codenot_compliant
ECCN代码EAR99
最长访问时间12 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码S-PQFP-G100
JESD-609代码e0
内存密度147456 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度9
湿度敏感等级3
功能数量1
端子数量100
字数16384 words
字数代码16000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织16KX9
封装主体材料PLASTIC/EPOXY
封装代码QFP
封装形状SQUARE
封装形式FLATPACK
并行/串行PARALLEL
峰值回流温度(摄氏度)240
认证状态Not Qualified
最大供电电压 (Vsup)2.6 V
最小供电电压 (Vsup)2.4 V
标称供电电压 (Vsup)2.5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子位置QUAD
处于峰值回流温度下的最长时间20
Base Number Matches1

文档预览

下载PDF文档
HIGH-SPEED 2.5V
16/8K X 9 SYNCHRONOUS
PIPELINED
DUAL-PORT STATIC RAM
Features
IDT70T9169/59L
OBSOLETE PARTS
True Dual-Ported memory cells which allow simultaneous
access of the same memory location
High-speed clock to data access
– Commercial:7.5/9/12ns (max.)
– Industrial: 9ns (max.)
Low-power operation
– IDT70T9169/59L
Active: 225mW (typ.)
Standby: 1.5mW (typ.)
Flow-Through or Pipelined output mode on either Port via
the
FT/PIPE
pins
Counter enable and reset features
Dual chip enables allow for depth expansion without
additional logic
Functional Block Diagram
R/W
L
OE
L
CE
0L
CE
1L
FT/PIPE
L
I/O
0L
- I/O
8L
S OR
T F
R
A D
P E
E ND S
T E
E
N
L M IG
O M S
S O
E
B C
D
O E
R EW
T N
O
N
1
0
0/1
1
0
0/1
0/1
1
0
0
1
0/1
Full synchronous operation on both ports
– 4.0ns setup to clock and 0.5ns hold on all control, data, and
address inputs
– Data input, address, and control registers
– Fast 7.5ns clock to data out in the Pipelined output mode
– Self-timed write allows fast cycle time
– 12ns cycle time, 83MHz operation in Pipelined output mode
LVTTL- compatible, single 2.5V (±100mV) power supply
Industrial temperature range (–40°C to +85°C) is
available for 66MHz
Available in a 100-pin Thin Quad Flatpack (TQFP) and 100-
pin fine pitch Ball Grid Array (fpBGA) packages
R/W
R
OE
R
CE
0R
CE
1R
FT/PIPE
R
I/O
0R
- I/O
8R
I/O
Control
I/O
Control
A
13L
(1)
A
0L
CLK
L
ADS
L
CNTEN
L
CNTRST
L
Counter/
Address
Reg.
MEMORY
ARRAY
Counter/
Address
Reg.
A
13R
(1)
A
0R
CLK
R
ADS
R
CNTEN
R
CNTRST
R
5654 drw 01
NOTE:
1. A
13
is a NC for IDT70T9159.
JANUARY 2009
1
©2009 Integrated Device Technology, Inc.
DSC-5654/3

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2650  634  2521  898  1966  54  13  51  19  40 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved