电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-8950501ZX

产品描述Memory Management Unit, 16-Bit, 256 Pages, CMOS, CPGA68, PGA-68
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小159KB,共17页
制造商Pyramid Semiconductor Corporation
官网地址http://www.pyramidsemiconductor.com/
下载文档 详细参数 全文预览

5962-8950501ZX概述

Memory Management Unit, 16-Bit, 256 Pages, CMOS, CPGA68, PGA-68

5962-8950501ZX规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码PGA
包装说明PGA,
针数68
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
其他特性6 EDAC BITS FOR DETECTION OF DOUBLE ERROR AND CORRECTION OF SINGLE ERROR ON DATA BUS
地址总线宽度16
最长地址转换时间27 ns
总线兼容性PACE1750
最大时钟频率20 MHz
外部数据总线宽度16
JESD-30 代码S-CPGA-P68
长度57.12 mm
低功率模式NO
可寻址页面数量256
端子数量68
最高工作温度125 °C
最低工作温度-55 °C
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Qualified
筛选级别MIL-STD-883
最大供电电压5.5 V
最小供电电压4.5 V
标称供电电压5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度57.12 mm
uPs/uCs/外围集成电路类型MEMORY MANAGEMENT UNIT
Base Number Matches1

文档预览

下载PDF文档
PACE1753/SOS
SINGLE CHIP, MIL-STD-1750A
MEMORY MANAGEMENT UNIT (MMU)
CMOS/SOS SPACE PROCESSOR MICROPERIPHERAL
FEATURES
Implements the MIL-STD-1750A Instruction Set
Architecture for Memory Management and
Protection of up to 1 Megaword. All mapping
memory (10,240 bits) for both the MMU and
BPU functions are included on the chip.
Designed to interface memory to the
PACE1750A/AE.
Provides the following additional functions:
— EDAC, Error Detection and Correction—or
parity generation and detection
— Correct data register—for diagnostics
— First memory failing address register
— Illegal address error detection—
programmable
— Multi-Master arbitration
8-bit extended address laches and drivers on
chip.
20, 25 and 30 MHz operation over the Military
Temperature Range
Single 5V ± 10% Power Supply
Available with Class S manufacturing,
screening, and testing.
SOS Insulated substrate latch-up immunity and
excellent SEU tolerance.
SOS devices are fully interchangeable with
application-proven SMD CMOS P1753 devices.
Available in:
— 68-Lead Quad Pack (Leaded Chip Carrier)
with optional Gull Wing.
MEMORY MANAGEMENT UNIT AND
BLOCK PROTECT UNIT “COMBO”
(PACE1753)—FUNCTIONAL DESCRIPTION
The PACE1753 (COMBO) is a support chip for the
PACE1750A/AE microprocessor family. It provides the
following supporting functions to the system:
1. Memory management and access protection for up
to 1M words.
2 Physical memory write protection for up to 1M words
memory in pages of 1K words each. Separate
protection is provided for the CPU and for DMA in
systems which include DMA.
3. Detection of illegal l/O accesses (as defined by MIL-
STD-1750A) or access to an unimplemented block
of memory. In each case an error flag is generated
to the processor.
4 Detection of double errors on the data bus and
correction of single errors. An error signal is generated
to the processor when a multiple error is detected.
5. RDYA generation. Up to three wait states can be
inserted in the address phase of the bus by generating
a not-ready, RDYA low signal. The number of wait
states required can be programmed in an internal
register in the COMBO.
6. Bus arbitration for up to 4 masters. Arbitration is
done on a fixed priority basis (i.e. by interconnection
of hardware). (In 68 pin package only).
Document #
MICRO-8
REV B
Revised August 2005

技术资料推荐更多

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 998  2646  2605  2665  2429  11  54  30  44  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved