电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8162ZV18AGB-250

产品描述ZBT SRAM, 1MX18, 5.5ns, CMOS, PBGA119, PLASTIC, BGA-119
产品类别存储    存储   
文件大小884KB,共36页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS8162ZV18AGB-250概述

ZBT SRAM, 1MX18, 5.5ns, CMOS, PBGA119, PLASTIC, BGA-119

GS8162ZV18AGB-250规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度18874368 bit
内存集成电路类型ZBT SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数1048576 words
字数代码1000000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织1MX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.99 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.6 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层TIN SILVER COPPER
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
Preliminary
GS8162ZV18A(B/D)/GS8162ZV36A(B/D)/GS8162ZV72A(C)
119, 165, & 209 BGA
Commercial Temp
Industrial Temp
Features
• NBT (No Bus Turn Around) functionality allows zero wait
Read-Write-Read bus utilization; fully pin-compatible with
both pipelined and flow through NtRAM™, NoBL™ and
ZBT™ SRAMs
• 1.8 V +10%/–10% core power supply
• 1.8 V I/O supply
• User-configurable Pipeline and Flow Through mode
• ZQ mode pin for user-selectable high/low output drive
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip write parity checking; even or odd selectable
• On-chip parity encoding and error detection
• LBO pin for Linear or Interleave Burst mode
• Pin-compatible with 2M, 4M, and 8M devices
• Byte write operation (9-bit Bytes)
• 3 chip enable signals for easy depth expansion
• ZZ Pin for automatic power-down
• JEDEC-standard 119-, 165-, or 209-Bump BGA package
18Mb Pipelined and Flow Through
Synchronous NBT SRAM
cycles.
350 MHz–150 MHz
1.8 V V
DD
1.8 V I/O
Because it is a synchronous device, address, data inputs, and
read/write control inputs are captured on the rising edge of the
input clock. Burst order control (LBO) must be tied to a power
rail for proper operation. Asynchronous inputs include the
Sleep mode enable (ZZ) and Output Enable. Output Enable can
be used to override the synchronous control of the output
drivers and turn the RAM's output drivers off at any time.
Write cycles are internally self-timed and initiated by the rising
edge of the clock input. This feature eliminates complex off-
chip write pulse generation required by asynchronous SRAMs
and simplifies input signal timing.
The GS8162ZV18A(B/D)/V36A(B/D)/V72A(C) may be
configured by the user to operate in Pipeline or Flow Through
mode. Operating as a pipelined synchronous device, in
addition to the rising-edge-triggered registers that capture input
signals, the device incorporates a rising edge triggered output
register. For read cycles, pipelined SRAM output data is
temporarily stored by the edge-triggered output register during
the access cycle and then released to the output drivers at the
next rising edge of clock.
The GS8162ZV18A(B/D)/V36A(B/D)/V72A(C) is
implemented with GSI's high performance CMOS technology
and is available in a JEDEC-standard 119-bump (x18 & x36),
165-bump (x18 & x36), or 209-bump (x72) BGA package.
Functional Description
The GS8162ZV18A(B/D)/V36A(B/D)/V72A(C) is an 18Mbit
Synchronous Static SRAM. GSI's NBT SRAMs, like ZBT,
NtRAM, NoBL or other pipelined read/double late write or
flow through read/single late write SRAMs, allow utilization
of all available bus bandwidth by eliminating the need to insert
deselect cycles when the device is switched from read to write
-350
t
KQ
(x18/x36)
t
KQ
(x72)
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
t
KQ
tCycle
Curr
(x18)
Curr
(x32/x36)
Curr
(x72)
1.8
2.0
2.85
395
455
4.5
4.5
270
305
Parameter Synopsis
-333
2.0
2.2
3.0
370
430
4.7
4.7
250
285
-300
2.2
2.5
3.3
335
390
495
5.0
5.0
230
270
345
-250
2.3
2.6
4.0
280
330
425
5.5
5.5
210
240
315
-200
2.7
2.8
5.0
230
270
345
6.5
6.5
185
205
275
-150
3.3
3.3
6.7
185
210
270
7.5
7.5
170
190
250
Unit
ns
ns
mA
mA
mA
ns
ns
mA
mA
mA
Pipeline
3-1-1-1
Flow
Through
2-1-1-1
Rev: 1.00a 6/2003
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
1/36
© 2003, Giga Semiconductor, Inc.
NoBL is a trademark of Cypress Semiconductor Corp.. NtRAM is a trademark of Samsung Electronics Co.. ZBT is a trademark of Integrated Device Technology, Inc.
礼物收到了,感谢论坛,可是确实坏的
非常感谢论坛的活动,TTI,中了个小米手环,领回来后充电,灯就是不亮。难道中奖的都是残次品么,求管理员解答 ...
Solo_M 为我们提建议&公告
c6748nandflash 问题
c6748nandflash读写的内存地址怎么看呢,我现在想做掉电后仍能保存数据,nandflash可以做吗,还有NANDPageWrite这个函数是什么原理,在哪可以看源代码? 求各位大神指导,感谢!!! ...
GuoLei DSP 与 ARM 处理器
过年了说声过年好
过年了 说声过年好...
6562748 stm32/stm8
430单片机串口接受GPS模块数据问题
本人在学习用430f449单片机接受GPS数据,可是,为什么用串口选择接受GPS模块数据时总出现问题。如果我用足够大的数组将数据全部接收,是可以全部收进来的。而我想选择接收其中的“$GPRMC……” ......
kevinrobot 单片机
TE Connectivity利用传感和连接解决方案,赋能电动汽车发展
推进电动化未来 我们正在设计电动汽车相关技术,打造一个更安全、可持续、高效和互连的世界,因为我们的未来依赖于此。 >>进入TE专题:TE Connectivity利用传感和连接解决方案, ......
EEWORLD社区 汽车电子
wince6下如何实现mp3或AAC的实时压缩/解压呢?
rt,小弟想对语音信号实时的压缩/解压,但是又不想花大量时间去研究算法,不知道是否有插件或库函数之类的东西可以使用,请各位高手给些建议,谢谢!...
wangwenjia 嵌入式系统

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2465  116  2696  2260  2358  7  37  56  14  30 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved