电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C006A-15JXI

产品描述Dual-Port SRAM, 16KX8, 15ns, CMOS, PQCC68, PLASTIC, LCC-68
产品类别存储    存储   
文件大小335KB,共20页
制造商Cypress(赛普拉斯)
标准
下载文档 详细参数 全文预览

CY7C006A-15JXI概述

Dual-Port SRAM, 16KX8, 15ns, CMOS, PQCC68, PLASTIC, LCC-68

CY7C006A-15JXI规格参数

参数名称属性值
是否Rohs认证符合
零件包装代码LCC
包装说明PLASTIC, LCC-68
针数68
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间15 ns
JESD-30 代码S-PQCC-J68
长度24.2316 mm
内存密度131072 bit
内存集成电路类型DUAL-PORT SRAM
内存宽度8
功能数量1
端子数量68
字数16384 words
字数代码16000
工作模式ASYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织16KX8
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装形状SQUARE
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)NOT SPECIFIED
认证状态Not Qualified
座面最大高度5.08 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度24.2316 mm
Base Number Matches1

文档预览

下载PDF文档
CY7C006A
CY7C007A
CY7C017A32K/16K x 8, 32K x 9
Dual-Port Static RAM
CY7C006A/CY7C007A
CY7C016A/CY7C017A
32K/16K x 8, 32K x 9
Dual-Port Static RAM
Features
• True dual-ported memory cells which allow
simultaneous access of the same memory location
• 16K x 8 organization (CY7C006A)
• 32K x 8 organization (CY7C007A)
• 16K x 9 organization (CY7C016A)
• 32K x 9 organization (CY7C017A)
• 0.35-micron CMOS for optimum speed/power
• High-speed access: 12
[1]
/15/20 ns
• Low operating power
— Active: I
CC
= 180 mA (typical)
— Standby: I
SB3
= 0.05 mA (typical)
• Fully asynchronous operation
• Automatic power-down
• Expandable data bus to 16/18 bits or more using
Master/Slave chip select when using more than one
device
• On-chip arbitration logic
• Semaphores included to permit software handshaking
between ports
• INT flags for port-to-port communication
• Pin select for Master or Slave
• Commercial temperature range
• Available in 68-pin PLCC (CY7C006A, CY7C007A and
CY7C017A), 64-pin TQFP (CY7C006A), and in 80-pin
TQFP (CY7C007A and CY7C016A)
• Pb-Free packages available
Logic Block Diagram
R/W
L
CE
L
OE
L
R/W
R
CE
R
OE
R
[2]
8/9
8/9
[2]
I/O
0L
–I/O
7/8L
I/O
Control
I/O
Control
I/O
0R
–I/O
7/8R
14/15
[4]
A
0L
–A
13/14L
Address
Decode
14/15
True Dual-Ported
RAM Array
Address
Decode
14/15
14/15
A
0R
–A
13/14R
[4]
[4]
A
0L
–A
13/14L
CE
L
OE
L
R/W
L
SEM
L
Interrupt
Semaphore
Arbitration
BUSY
L
INT
L
[3]
A
0R
–A
13/14R
CE
R
OE
R
R/W
R
SEM
R
[3]
[4]
BUSY
R
INT
R
M/S
Notes:
1. See page 7 for Load Conditions.
2. I/O
0
–I/O
7
for x8 devices; I/O
0
–I/O
8
for x9 devices.
3. BUSY is an output in master mode and an input in slave mode.
4. A
0
–A
13
for 16K; A
0
–A
14
for 32K devices.
Cypress Semiconductor Corporation
Document #: 38-06045 Rev. *D
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised August 11, 2005

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 310  1330  2392  1484  2228  35  46  49  39  53 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved