电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72231L15JGI

产品描述FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32
产品类别存储    存储   
文件大小133KB,共14页
制造商IDT (Integrated Device Technology)
标准
下载文档 详细参数 全文预览

IDT72231L15JGI概述

FIFO, 2KX9, 10ns, Synchronous, CMOS, PQCC32, GREEN, PLASTIC, LCC-32

IDT72231L15JGI规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFJ
包装说明QCCJ, LDCC32,.5X.6
针数32
Reach Compliance Codecompliant
ECCN代码EAR99
最长访问时间10 ns
最大时钟频率 (fCLK)66.7 MHz
周期时间15 ns
JESD-30 代码R-PQCC-J32
JESD-609代码e3
长度13.97 mm
内存密度18432 bit
内存集成电路类型OTHER FIFO
内存宽度9
湿度敏感等级1
功能数量1
端子数量32
字数2048 words
字数代码2000
工作模式SYNCHRONOUS
最高工作温度85 °C
最低工作温度-40 °C
组织2KX9
可输出YES
封装主体材料PLASTIC/EPOXY
封装代码QCCJ
封装等效代码LDCC32,.5X.6
封装形状RECTANGULAR
封装形式CHIP CARRIER
并行/串行PARALLEL
峰值回流温度(摄氏度)260
电源5 V
认证状态Not Qualified
座面最大高度3.5 mm
最大待机电流0.005 A
最大压摆率0.035 mA
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装YES
技术CMOS
温度等级INDUSTRIAL
端子面层Matte Tin (Sn) - annealed
端子形式J BEND
端子节距1.27 mm
端子位置QUAD
处于峰值回流温度下的最长时间30
宽度11.43 mm
Base Number Matches1

文档预览

下载PDF文档
CMOS SyncFIFO
64 x 9, 256 x 9, 512 x 9,
1,024 x 9, 2,048 x 9,
4,096 x 9 and 8,192 x 9
FEATURES:
IDT72421, IDT72201
IDT72211, IDT72221
IDT72231, IDT72241
IDT72251
DESCRIPTION:
The IDT72421/72201/72211/72221/72231/72241/72251 SyncFIFO™
are very high-speed, low-power First-In, First-Out (FIFO) memories with
clocked read and write controls. These devices have a 64, 256, 512, 1,024,
2,048, 4,096, and 8,192 x 9-bit memory array, respectively. These FIFOs are
applicable for a wide variety of data buffering needs such as graphics, local area
networks and interprocessor communication.
These FIFOs have 9-bit input and output ports. The input port is controlled
by a free-running clock (WCLK), and two write enable pins (WEN1, WEN2).
Data is written into the Synchronous FIFO on every rising clock edge when the
write enable pins are asserted. The output port is controlled by another clock
pin (RCLK) and two read enable pins (REN1,
REN2).
The Read Clock can
be tied to the Write Clock for single clock operation or the two clocks can run
asynchronous of one another for dual-clock operation. An output enable pin
(OE) is provided on the read port for three-state control of the output.
The Synchronous FIFOs have two fixed flags, Empty (EF) and Full (FF).
Two programmable flags, Almost-Empty (PAE) and Almost-Full (PAF), are
provided for improved system control. The programmable flags default to
Empty+7 and Full-7 for
PAE
and
PAF,
respectively. The programmable flag
offset loading is controlled by a simple state machine and is initiated by asserting
the load pin (LD).
These FIFOs are fabricated using IDT’s high-speed submicron CMOS
technology.
64 x 9-bit organization (IDT72421)
256 x 9-bit organization (IDT72201)
512 x 9-bit organization (IDT72211)
1,024 x 9-bit organization (IDT72221)
2,048 x 9-bit organization (IDT72231)
4,096 x 9-bit organization (IDT72241)
8,192 x 9-bit organization (IDT72251)
10 ns read/write cycle time
Read and Write Clocks can be independent
Dual-Ported zero fall-through time architecture
Empty and Full Flags signal FIFO status
Programmable Almost-Empty and Almost-Full flags can be set
to any depth
Programmable Almost-Empty and Almost-Full flags default to
Empty+7, and Full-7, respectively
Output enable puts output data bus in high-impedance state
Advanced submicron CMOS technology
Available in the 32-pin plastic leaded chip carrier (PLCC) and
32-pin Thin Quad Flat Pack (TQFP)
For through-hole product please see the IDT72420/72200/72210/
72220/72230/72240 data sheet
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
WCLK
WEN1
WEN2
D
0
- D
8
LD
INPUT REGISTER
OFFSET REGISTER
EF
PAE
PAF
FF
WRITE CONTROL
LOGIC
RAM ARRAY
64 x 9, 256 x 9,
512 x 9, 1,024 x 9,
2,048 x 9, 4,096 x 9,
8,192 x 9
FLAG
LOGIC
WRITE POINTER
READ POINTER
READ CONTROL
LOGIC
OUTPUT REGISTER
RESET LOGIC
RCLK
REN1
REN2
RS
OE
Q
0
- Q
8
2655 drw01
IDT and the IDT logo are trademarks of Integrated Device Technology, Inc. The SyncFIFO is a registered trademark of Integrated Device Technology, Inc.
COMMERCIAL AND INDUSTRIAL TEMPERATURE RANGES
1
©
2006
FEBRUARY 2006
DSC-2655/4
Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.
在pyboardCN增加了一个超级电容
本帖最后由 dcexpert 于 2018-4-7 18:06 编辑 这几天为了测试RTC的功能,在第一版的pyboardCN增加了一个超级电容,给VBat供电。使用的是一个0.22F的超级电容,理论上RTC的工作电流在1uA左右 ......
dcexpert MicroPython开源版块
FPGA设计中的加法乘法
加减乘,在fpga设计中,使用verilog hdl语言来描述,简单的很,直接就是+、-、*,没有任何疑问,但是计算过程中的信号的位宽,却值得认真揣摩。 数学运算,必然涉及到有符号数与无符号数的区别 ......
tx_xy FPGA/CPLD
第一篇 Ansys软件介绍
个人玩了几天Ansys软件,觉得挺有意思的,而且帮助不小,从网上的收费情况来看,商业用途也不错。下面几篇文章,我将对Ansys软件做深入介绍,包括操作界面,命令,关键字等,随时有例程奉上,好 ......
wugx 工业自动化与控制
altera的板子JTAG不能烧程序
本帖最后由 ligongxiaobie 于 2014-10-31 10:35 编辑 现在出现个新的现象,有个板子能用JTAG烧进去程序,CONF_DONE也置高了,nSTATUS方波没了,变成低电平了。但是程序并没有运行,这是为何 ......
ligongxiaobie FPGA/CPLD
路由绑定
各位大神好,修改路由绑定程序的时候一直出现"Match Desc Req", "Non Matched",没找到匹配符,求指导?...
林晓松 无线连接
这里有没有谁喜欢张靓颖的音乐?
有的报个到! 到50楼放出系列收藏的张靓颖精美MV~...
richiefang 聊聊、笑笑、闹闹

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1558  1042  2146  1374  2406  3  25  13  30  21 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved