电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

SI5335D-B09501-GM

产品描述Processor Specific Clock Generator,
产品类别嵌入式处理器和控制器    微控制器和处理器   
文件大小2MB,共47页
制造商Silicon Laboratories Inc
标准
下载文档 详细参数 全文预览

SI5335D-B09501-GM在线购买

供应商 器件名称 价格 最低购买 库存  
SI5335D-B09501-GM - - 点击查看 点击购买

SI5335D-B09501-GM概述

Processor Specific Clock Generator,

SI5335D-B09501-GM规格参数

参数名称属性值
是否Rohs认证符合
厂商名称Silicon Laboratories Inc
Reach Compliance Codeunknown
峰值回流温度(摄氏度)260
处于峰值回流温度下的最长时间NOT SPECIFIED
uPs/uCs/外围集成电路类型CLOCK GENERATOR, PROCESSOR SPECIFIC
Base Number Matches1

文档预览

下载PDF文档
Si5335
W
EB
-C
USTOMIZABLE
, A
NY
- F
REQUENCY
, A
NY
- O
U TP U T
Q
UAD
C
LOCK
G
ENERATOR
/B
U FF E R
Features
Low power MultiSynth™ technology
enables independent, any-frequency
synthesis of four frequencies
Configurable as a clock generator or
clock buffer device
Three independent, user-assignable, pin-
selectable device configurations
Highly-configurable output drivers with
up to four differential outputs, eight
single-ended clock outputs, or a
combination of both
Low phase jitter of 0.7 ps RMS
Flexible input reference:

External

CMOS
crystal: 25 or 27 MHz
input: 10 to 200 MHz

SSTL/HSTL input: 10 to 350 MHz

Differential input: 10 to 350 MHz
1 to 250 MHz
1 to 200 MHz

SSTL/HSTL: 1 to 350 MHz

CMOS:
24
23
22
21
20
19
18
CLK1A
17
CLK1B
16
VDDO1
15
VDDO2
14
CLK2A
13
CLK2B
Wide temperature range: –40 to
+85 °C
XA/CLKIN
1
XB/CLKINB
2
P3
3
GND
4
GND
GND
Pad
Applications
Description
The Si5335 is a highly flexible clock generator capable of synthesizing four completely
non-integer-related frequencies up to 350 MHz. The device has four banks of outputs
with each bank supporting one differential pair or two single-ended outputs. Using
Silicon Laboratories' patented MultiSynth fractional divider technology, all outputs are
guaranteed to have 0 ppm frequency synthesis error regardless of configuration,
enabling the replacement of multiple clock ICs and crystal oscillators with a single
device. The Si5335 supports up to three independent, pin-selectable device
configurations, enabling one device to replace three separate clock generators or
buffer ICs. To ease system design, up to five user-assignable and pin-selectable
control pins are provided, supporting PCIe-compliant spread spectrum control, master
and/or individual output enables, frequency plan selection, and device reset. Two
selectable PLL loop bandwidths support jitter attenuation in applications, such as PCIe
and DSL. Through its flexible ClockBuilder™ (www.silabs.com/ClockBuilder) web
configuration utility, factory-customized, pin-controlled devices are available in two
weeks without minimum order quantity restrictions. Measuring PCIe clock jitter is quick
and easy with the Silicon Labs PCIe Clock Jitter Tool. Download it for free at
www.silabs.com/pcie-learningcenter.
Rev. 1.4 12/15
Copyright © 2015 by Silicon Laboratories
VDDO3
CLK3B
CLK3A
Ethernet switch/router
PCI Express Gen 1/2/3/4
PCIe jitter attenuation
DSL jitter attenuation
Broadcast video/audio timing
Processor and FPGA clocking
MSAN/DSLAM/PON
Fibre Channel, SAN
Telecom line cards
1 GbE and 10 GbE
P5
5
P6
6
7
8
9
10
11
12
VDD
LOS
P1
P2

HCSL:

45
mA (PLL mode)

12 mA (Buffer mode)
CLK0A
CLK0B
VDD
VDDO0

LVPECL/LVDS/CML:
1 to 350 MHz
RSVD_GND
Independently configurable outputs
support any frequency or format:
Independent output voltage per driver:
1.5, 1.8, 2.5, or 3.3 V
Single supply core with excellent
PSRR: 1.8, 2.5, 3.3 V
Up to five user-assignable pin
functions simplify system design:
SSENB (spread spectrum control),
RESET, Master OEB or OEB per pin,
and Frequency plan select
(FS1, FS0)
Loss of signal alarm
PCIe Gen 1/2/3/4 common clock
compliant
PCIe Gen 3 SRNS Compliant
Two selectable loop bandwidth
settings: 1.6 MHz or 475 kHz
Easy to customize with web-based
utility
Small size: 4 x 4 mm, 24-QFN
Low power (core):
Ordering Information:
See page 41.
Pin Assignments
Top View
Si5335
rl78g14用户手册,软件资料
代坛友下的资料,顺便发上来,方便下次查找 rl78g14用户手册-硬件篇 127404 样板工程文件 127405 IECUBE Upgrade tool for QB-78F1026 Rev.B 127406 CUBE SUITE+ 127407 1 ......
柠檬酸钠 瑞萨MCU/MPU
新手求教:我在网上下的i2c核只能写不能读是怎么回事啊,谢谢
就是网站找的那个开元的核...
wangyu24 FPGA/CPLD
STM8使用外设的时候
STM8使用外设的时候,比如UART时,怎么没有对那些复用的管脚说明切换什么的,直接就当做外设的引脚用了?...
淮海的大学 stm32/stm8
带GUI的应用程序在板上运行报错,libQtGUI.so.4....
今天写了一个带GUI的HelloWorld, 编译后,通过超级终端 下载到 Helper2416,运行报错,好像提示是库找不到 error while loading shared libraries: libQtGui.so.4: cannot open shared object ......
foxpro2005 嵌入式系统
TLE6240GP
一直在看infineon这块芯片TLE6240GP资料,由于没有什么经验,一直没看太懂,请各位大侠指导下到底这款芯片是什么作用,怎么操作。 ...
ming2298 汽车电子
LM3S9b92里面ADC的初学例程,帮看下哪不对呢
#include "inc/hw_types.h"#include "inc/hw_memmap.h"#include "driverlib/adc.h"#include "driverlib/gpio.h"#include "driverlib/sysctl.h"int main(void){unsigned long ulValue=1000; SysC ......
慢慢来 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1495  2658  2730  633  2227  56  10  2  15  17 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved