电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS88218CGB-250VT

产品描述Cache SRAM, 512KX18, 5.5ns, CMOS, PBGA119, ROHS COMPLIANT, FPBGA-119
产品类别存储    存储   
文件大小498KB,共34页
制造商GSI Technology
官网地址http://www.gsitechnology.com/
标准
下载文档 详细参数 全文预览

GS88218CGB-250VT概述

Cache SRAM, 512KX18, 5.5ns, CMOS, PBGA119, ROHS COMPLIANT, FPBGA-119

GS88218CGB-250VT规格参数

参数名称属性值
是否无铅不含铅
是否Rohs认证符合
厂商名称GSI Technology
零件包装代码BGA
包装说明BGA,
针数119
Reach Compliance Codecompliant
ECCN代码3A991.B.2.B
最长访问时间5.5 ns
其他特性FLOW-THROUGH OR PIPELINED ARCHITECTURE; ALSO OPERATES AT 2.5V SUPPLY
JESD-30 代码R-PBGA-B119
JESD-609代码e1
长度22 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度18
湿度敏感等级3
功能数量1
端子数量119
字数524288 words
字数代码512000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织512KX18
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)260
认证状态Not Qualified
座面最大高度1.77 mm
最大供电电压 (Vsup)2 V
最小供电电压 (Vsup)1.7 V
标称供电电压 (Vsup)1.8 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Silver/Copper (Sn/Ag/Cu)
端子形式BALL
端子节距1.27 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间NOT SPECIFIED
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
GS88218/36C(B/D)-xxxV
119- and 165-Bump BGA
Commercial Temp
Features
• FT pin for user-configurable flow through or pipeline operation
• Single/Dual Cycle Deselect selectable
• IEEE 1149.1 JTAG-compatible Boundary Scan
• On-chip read parity checking; even or odd selectable
• ZQ mode pin for user-selectable high/low output drive
• 1.8 V or 2.5 V core power supply
• 1.8 V or 2.5 V I/O supply
• LBO pin for Linear or Interleaved Burst mode
• Internal input resistors on mode pins allow floating mode pins
• Default to SCD x18/x36 Interleaved Pipeline mode
• Byte Write (BW) and/or Global Write (GW) operation
• Internal self-timed write cycle
• Automatic power-down for portable applications
• JEDEC-standard 119- and 165-bump BGA packages
• RoHS-compliant packages available
512K x 18, 256K x 36
9Mb SCD/DCD Sync Burst SRAMs
250 MHz–150 MHz
1.8 V or 2.5 V V
DD
1.8 V or 2.5 V I/O
Data Output Register. Holding FT high places the RAM in
Pipeline mode, activating the rising-edge-triggered Data Output
Register.
Functional Description
Applications
The GS88218C(B/D)-xxxV is a 9,437,184-bit high performance
synchronous SRAM with a 2-bit burst address counter. Although
of a type originally developed for Level 2 Cache applications
supporting high performance CPUs, the device now finds
application in synchronous SRAM applications, ranging from
DSP main store to networking chip set support.
Controls
Addresses, data I/Os, chip enable (E1), address burst control
inputs (ADSP, ADSC, ADV), and write control inputs (Bx, BW,
GW) are synchronous and are controlled by a positive-edge-
triggered clock input (CK). Output enable (G) and power down
control (ZZ) are asynchronous inputs. Burst cycles can be initiated
with either ADSP or ADSC inputs. In Burst mode, subsequent
burst addresses are generated internally and are controlled by
ADV. The burst address counter may be configured to count in
either linear or interleave order with the Linear Burst Order (LBO)
input. The Burst function need not be used. New addresses can be
loaded on every cycle with no
degradation of chip performance.
Flow Through/Pipeline Reads
The function of the Data Output register can be controlled by the
user via the FT mode . Holding the FT mode pin low places the
RAM in Flow Through mode, causing output data to bypass the
SCD and DCD Pipelined Reads
The
GS88218/36C(B/D)-xxxV
is a SCD (Single Cycle
Deselect) and DCD (Dual Cycle Deselect) pipelined
synchronous SRAM. DCD SRAMs pipeline disable commands
to the same degree as read commands. SCD SRAMs pipeline
deselect commands one stage less than read commands. SCD
RAMs begin turning off their outputs immediately after the
deselect command has been captured in the input registers.
DCD RAMs hold the deselect command for one full cycle and
then begin turning off their outputs just after the second rising
edge of clock. The user may configure this SRAM for either
mode of operation using the SCD mode input.
Byte Write and Global Write
Byte write operation is performed by using Byte Write enable
(BW) input combined with one or more individual byte write
signals (Bx). In addition, Global Write (GW) is available for
writing all bytes at one time, regardless of the Byte Write
control inputs.
FLXDrive™
The ZQ pin allows selection between high drive strength (ZQ
low) for multi-drop bus applications and normal drive strength
(ZQ floating or high) point-to-point applications. See the
Output Driver Characteristics chart for details.
Sleep Mode
Low power (Sleep mode) is attained through the assertion
(High) of the ZZ signal, or by stopping the clock (CK).
Memory data is retained during Sleep mode.
Core and Interface Voltages
The
GS88218/36C(B/D)-xxxV
operates on a 1.8 V or 2.5 V
power supply. All input are 2.5 V and 1.8 V compatible.
Separate output power (V
DDQ
) pins are used to decouple
output noise from the internal circuits and are 2.5 V and 1.8 V
compatible.
Parameter Synopsis
-250
-200
3.0
5.0
150
165
6.5
6.5
125
140
-150
3.8
6.7
125
145
7.5
7.5
113
125
Unit
ns
ns
mA
mA
ns
ns
mA
mA
Pipeline
3-1-1-1
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
t
KQ
tCycle
Curr (x18)
Curr (x32/x36)
3.0
4.0
175
200
5.5
5.5
135
155
Flow Through
2-1-1-1
Rev: 1.05 6/2012
1/34
© 2011, GSI Technology
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
设备远程控制技术(zz)
1.概述   目前设备远程控制在远程数据采集、安防、设备监控等领域得到广泛应用。本文以三菱PLC的远程控制为例讲述卓岚联网产品在设备远程控制方面的应用。首次提出了域名系统、NAT技术、断网 ......
cushat 嵌入式系统
大家帮忙看看这个读PCI总先的代码 ,为什么读出来是CCCCCCCC
里面调用了PORTIO.DLL DWORD a=0x80000000; WORD b=0xCFC; DWORD d; WORD R1=0xCF8; WORD R2=0xCFC; SetPortVal( R1, a, 4); GetPortVal( R2, &d, 4); CString str ......
xiaoyuansan 嵌入式系统
DCDC电路SEPIC
大佬们 ,请教两个问题,如果我输出电流不到400mA的话 续流二极管用选很大的吗 ? 还有算最大输出电压的时候,需要用负载的电压再加上输出电压吗 ? 还是说单纯的考虑输出电压就行了? ......
小太阳yy 开关电源学习小组
umc0.35的验证文件和tf文件
谁有umc0.35 drc和lvs验证文件 以及tf文件 ...
dongshao1992 下载中心专版
[BB方案]第六辑——编码实现
本帖最后由 sjtitr 于 2014-6-17 11:29 编辑 总体来说,编码没什么难度的。从方案讲,从设计到编码也只需要抛砖引玉的做典型示例: 所以本辑只列举代码: 设计内容请参考第五辑——方案 ......
sjtitr DSP 与 ARM 处理器
MSP430FG477系列16bitADC采样频率(sample frequence)是多少?
MSP430FG477系列16bitADC采样频率(sample frequence)是多少? ...
will 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 4  2046  109  2312  711  57  4  17  45  38 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved