电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962-8863402UX

产品描述EEPROM, 32KX8, 120ns, Parallel, CMOS, CPGA28, CERAMIC, PGA-28
产品类别存储    存储   
文件大小445KB,共16页
制造商Atmel (Microchip)
下载文档 详细参数 全文预览

5962-8863402UX概述

EEPROM, 32KX8, 120ns, Parallel, CMOS, CPGA28, CERAMIC, PGA-28

5962-8863402UX规格参数

参数名称属性值
是否无铅含铅
是否Rohs认证不符合
零件包装代码PGA
包装说明PGA,
针数28
Reach Compliance Codecompliant
ECCN代码3A001.A.2.C
最长访问时间120 ns
其他特性AUTOMATIC WRITE
JESD-30 代码R-CPGA-P28
JESD-609代码e0
长度16.5 mm
内存密度262144 bit
内存集成电路类型EEPROM
内存宽度8
功能数量1
端子数量28
字数32768 words
字数代码32000
工作模式ASYNCHRONOUS
最高工作温度125 °C
最低工作温度-55 °C
组织32KX8
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码PGA
封装形状RECTANGULAR
封装形式GRID ARRAY
并行/串行PARALLEL
峰值回流温度(摄氏度)225
编程电压5 V
认证状态Not Qualified
筛选级别MIL-STD-883 Class B
座面最大高度4.4 mm
最大供电电压 (Vsup)5.5 V
最小供电电压 (Vsup)4.5 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层TIN LEAD
端子形式PIN/PEG
端子节距2.54 mm
端子位置PERPENDICULAR
处于峰值回流温度下的最长时间30
宽度14 mm
最长写入周期时间 (tWC)10 ms
Base Number Matches1

文档预览

下载PDF文档
Features
Fast Read Access Time - 70 ns
Automatic Page Write Operation
– Internal Address and Data Latches for 64 Bytes
– Internal Control Timer
Fast Write Cycle Times
– Page Write Cycle Time: 3 ms or 10 ms Maximum
– 1 to 64-Byte Page Write Operation
Low Power Dissipation
– 80 mA Active Current
– 3 mA Standby Current
Hardware and Software Data Protection
DATA Polling for End of Write Detection
High Reliability CMOS Technology
– Endurance: 10
4
or 10
5
Cycles
– Data Retention: 10 Years
Single 5V
±
10% Supply
CMOS and TTL Compatible Inputs and Outputs
JEDEC Approved Byte-Wide Pinout
Full Military, Commercial, and Industrial Temperature Ranges
256 (32K x 8)
High Speed
Parallel
EEPROMs
AT28HC256
Description
The AT28HC256 is a high-performance Electrically Erasable and Programmable
Read Only Memory. Its 256K of memory is organized as 32,768 words by 8 bits. Man-
ufactured with Atmel’s advanced nonvolatile CMOS technology, the AT28HC256
(continued)
Pin Configurations
Pin Name
A0 - A14
CE
OE
WE
I/O0 - I/O7
NC
DC
Function
Addresses
Chip Enable
TSOP
Top View
OE
A11
A9
A8
A13
WE
VCC
A14
A12
A7
A6
A5
A4
A3
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
GND
I/O2
I/O1
I/O0
A0
A1
A2
Output Enable
Write Enable
Data Inputs/Outputs
No Connect
Don’t Connect
LCC, PLCC
Top View
A7
A12
A14
DC
VCC
WE
A13
CERDIP PDIP FLATPACK
,
,
Top View
A14
A12
A7
A6
A5
A4
A3
A2
A1
A0
I/O0
I/O1
I/O2
GND
1
2
3
4
5
6
7
8
9
10
11
12
13
14
28
27
26
25
24
23
22
21
20
19
18
17
16
15
VCC
WE
A13
A8
A9
A11
OE
A10
CE
I/O7
I/O6
I/O5
I/O4
I/O3
PGA
Top View
I/O1
I/O2
GND
DC
I/O3
I/O4
I/O5
14
15
16
17
18
19
20
A6
A5
A4
A3
A2
A1
A0
NC
I/O0
5
6
7
8
9
10
11
12
13
4
3
2
1
32
31
30
29
28
27
26
25
24
23
22
21
A8
A9
A11
NC
OE
A10
CE
I/O7
I/O6
Rev. 0007G–10/98
Note: PLCC package pins 1 and
17 are DON’T CONNECT.
1

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2413  1993  1745  49  1242  36  31  45  29  52 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved