电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT79RV5000250BS272

产品描述MULTI-ISSUE 64-BIT MICROPROCESSOR
文件大小280KB,共15页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 全文预览

IDT79RV5000250BS272概述

MULTI-ISSUE 64-BIT MICROPROCESSOR

文档预览

下载PDF文档
MULTI-ISSUE
64-BIT MICROPROCESSOR
79RC5000
x
x
Dual issue super-scalar execution core
– 250 MHz frequency
– Dual issue floating-point ALU operations with other instruction
classes
– Traditional 5-stage pipeline, minimizes load and branch laten-
cies
x
Single-cycle repeat rate for most floating point ALU
operations
x
High level of performance for a variety of applications
– High-performance 64-bit integer unit achieves 330 dhrystone
MIPS (dhrystone 2.1)
– Ultra high-performance floating-point accelerator, directly
implementing single- and double-precision operations
achieves 500mflops
– Extremely large on-chip primary cache
– On-chip secondary cache controller
x
MIPS-IV 64-bit ISA for improved computation
– Compound floating-point operations for 3D graphics and
floating-point DSP
– Conditional move operations
x
Large on-chip TLB
x
Active power management, including use of WAIT operation
Large, efficient on-chip caches
– 32KB Instruction Cache, 32KB Data Cache
– 2-set associative in each cach
– Virtually indexed and physically tagged to minimize cache
flushes
– Write-back and write-through selectable on a per page basis
– Critical word first cache miss processing
– Supports back-to-back loads and stores in any combination at
full pipeline rate
x
High-performance memory system
– Large primary caches integrated on-chip
– Secondary cache control interface on-chip
– High-frequency 64-bit bus interface runs up to 125MHz
– Aggregate bandwidth of on-chip caches, system interface of
5.6GB/s
– High-performance write protocols for graphics and data
communications
x
Compatible with a variety of operating systems
– Windows™ CE
– Numerous MIPS-compatible real-time operating systems
x
Uses input system clock, with processor pipeline clock
multiplied by a factor of 2-8
x
Industrial and commercial temperature range
Unpacker/Packer
Floating-point Control
The IDT logo is a registered trademark and RC32134, RC32364, RC64145, RC64474, RC64475, RC4650, RC4640, RC4600,RC4700 RC3081, RC3052, RC3051, RC3041, RISController, and RISCore are trade-
marks of Integrated Device Technology, Inc.
PDUJDL' NFRO%
PDUJDL' NFRO%
PDUJDL' NFRO%
PDUJDL' NFRO%
VHUXWDH)
VHUXWDH)
VHUXWDH)
VHUXWDH)
Phase Lock Loop
Data Set A
Store B uffer
SysAD
W rite Buffer
Read Buffer
Data Set B
DB us
Control
Tag
Floating Point Register File
Joint T LB
Coprocessor 0
System /M emory
Control
PC Increm enter
B ranch Adder
Instruction TL B Virtual
Program Counter
DVA
IVA
Integer Control
AuxTag
L oad Aligner
Integer Register File
Integer/Address Adder
Data T LB Virtual
Shifter/Store Aligner
Logic Unit
AB us
Integer M ultiply, Divide
FPIB us
Address B uffer
Instruction Tag A
ITL B Physical
Instruction Tag B
Instruction Set B
IntIB us
Data Tag A
DT LB Physical
Instruction Select
Integer Instruction Register
FP Instruction Register
Instruction Set A
Floating Point
M Add,Add,Sub, Cvt
Div, SqRt
1 of 15
2001 Integrated Device Technology, Inc.
April 10, 2001
DSC 5719

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1096  840  1067  2670  1749  23  17  22  54  36 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved