电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

5962R9663401VEC

产品描述4000/14000/40000 SERIES, HIGH LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDIP16, CERAMIC, DIP-16
产品类别逻辑    逻辑   
文件大小109KB,共10页
制造商Renesas(瑞萨电子)
官网地址https://www.renesas.com/
下载文档 详细参数 选型对比 全文预览

5962R9663401VEC概述

4000/14000/40000 SERIES, HIGH LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDIP16, CERAMIC, DIP-16

5962R9663401VEC规格参数

参数名称属性值
零件包装代码DIP
包装说明DIP, DIP16,.3
针数16
Reach Compliance Codecompliant
其他特性RADIATION HARDENED; INPUT AC PARAMETRIC VALUES NOT FROM POST RADIATION MEASUREMENT
系列4000/14000/40000
JESD-30 代码R-CDIP-T16
JESD-609代码e4
长度19.05 mm
负载电容(CL)50 pF
逻辑集成电路类型R-S LATCH
最大I(ol)0.00064 A
位数4
功能数量1
端子数量16
最高工作温度125 °C
最低工作温度-55 °C
输出特性3-STATE
输出极性TRUE
封装主体材料CERAMIC, METAL-SEALED COFIRED
封装代码DIP
封装等效代码DIP16,.3
封装形状RECTANGULAR
封装形式IN-LINE
电源5/15 V
Prop。Delay @ Nom-Sup405 ns
传播延迟(tpd)405 ns
认证状态Not Qualified
筛选级别MIL-PRF-38535 Class V
座面最大高度5.08 mm
最大供电电压 (Vsup)18 V
最小供电电压 (Vsup)3 V
标称供电电压 (Vsup)5 V
表面贴装NO
技术CMOS
温度等级MILITARY
端子面层GOLD
端子形式THROUGH-HOLE
端子节距2.54 mm
端子位置DUAL
总剂量100k Rad(Si) V
触发器类型HIGH LEVEL
宽度7.62 mm
Base Number Matches1

文档预览

下载PDF文档
CD4043BMS
CD4044BMS
December 1992
CMOS Quad 3 State R/S Latches
Pinout
CD4043BMS
TOP VIEW
Features
• High Voltage Types (20V Rating)
• Quad NOR R/S Latch- CD4043BMS
• Quad NAND R/S Latch - CD4044BMS
• 3 State Outputs with Common Output ENABLE
• Separate SET and RESET Inputs for Each Latch
• NOR and NAND Configuration
• 5V, 10V and 15V Parametric Ratings
• Standardized Symmetrical Output Characteristics
• 100% Tested for Quiescent Current at 20V
• Maximum Input Current of 1µa at 18V Over Full Pack-
age-Temperature Range;
- 100nA at 18V and 25
o
C
• Noise Margin (Over Full Package Temperature Range):
- 1V at VDD = 5V
- 2V at VDD = 10V
- 2.5V at VDD = 15V
• Meets All Requirements of JEDEC Tentative Standard
No. 13B, “Standard Specifications for Description of ‘B’
Series CMOS Devices”
Q4 1
Q1 2
R1 3
S1 4
ENABLE 5
S2 6
R2 7
VSS 8
16 VDD
15 R4
14 S4
13 NC
12 S3
11 R3
10 Q3
9 Q2
NC = NO CONNECTION
CD4044BMS
TOP VIEW
Q4 1
NC 2
S1 3
R1 4
ENABLE 5
R2 6
S2 7
VSS 8
16 VDD
15 S4
14 R4
13 Q1
12 R3
11 S3
10 Q3
9 Q2
Applications
• Holding Register in Multi-Register System
• Four Bits of Independent Storage with Output ENABLE
• Strobed Register
• General Digital Logic
• CD4043BMS for Positive Logic Systems
• CD4044BMS for Negative Logic Systems
NC = NO CONNECTION
Description
CD4043BMS types are quad cross-coupled 3-state CMOS NOR
latches and the CD4044BMS types are quad cross-coupled 3-
state CMOS NAND latches. Each latch has a separate Q output
and individual SET and RESET inputs. The Q outputs are con-
trolled by a common ENABLE input. A logic “1” or high on the
ENABLE input connects the latch states to the Q outputs. A logic
“0” or low on the ENABLE input disconnects the latch states from
the Q outputs, results in an open circuit feature allows common
busing of the outputs.
The CD4043BMS and CD4044BMS are supplied in these 16-
lead outline packages:
Braze Seal DIP
Frit Seal DIP
Ceramic Flatpack
*CD4043B Only
*H4T
†H4T
*H1C
†HIE
*H3X †H6W
†CD4044B Only
CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures.
1-888-INTERSIL or 321-724-7143 | Copyright © Intersil Corporation 1999
File Number
3311
7-876

5962R9663401VEC相似产品对比

5962R9663401VEC 5962R9663401VXC CD4044BDMSR CD4044BKMSR CD4043BFMSR CD4044BFMSR
描述 4000/14000/40000 SERIES, HIGH LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDIP16, CERAMIC, DIP-16 4000/14000/40000 SERIES, HIGH LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDFP16, CERAMIC, FP-16 4000/14000/40000 SERIES, LOW LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDIP16, SIDE BRAZED, CERAMIC, DIP-16 4000/14000/40000 SERIES, LOW LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDFP16, CERAMIC, DFP-16 4000/14000/40000 SERIES, HIGH LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDIP16, CERAMIC, DIP-16 4000/14000/40000 SERIES, LOW LEVEL TRIGGERED R-S LATCH, TRUE OUTPUT, CDIP16, CERAMIC, DIP-16
零件包装代码 DIP DFP DIP DFP DIP DIP
包装说明 DIP, DIP16,.3 DFP, FL16,.3 DIP, DIP16,.3 DFP, FL16,.3 FRIT SEALED, CERAMIC, DIP-16 FRIT SEALED, CERAMIC, DIP-16
针数 16 16 16 16 16 16
Reach Compliance Code compliant compliant not_compliant not_compliant not_compliant not_compliant
系列 4000/14000/40000 4000/14000/40000 4000/14000/40000 4000/14000/40000 4000/14000/40000 4000/14000/40000
JESD-30 代码 R-CDIP-T16 R-CDFP-F16 R-CDIP-T16 R-CDFP-F16 R-GDIP-T16 R-GDIP-T16
JESD-609代码 e4 e4 e0 e0 e0 e0
负载电容(CL) 50 pF 50 pF 50 pF 50 pF 50 pF 50 pF
逻辑集成电路类型 R-S LATCH R-S LATCH R-S LATCH R-S LATCH R-S LATCH R-S LATCH
最大I(ol) 0.00064 A 0.00064 A 0.00036 A 0.00036 A 0.00036 A 0.00036 A
位数 4 4 4 4 4 4
功能数量 1 1 1 1 1 1
端子数量 16 16 16 16 16 16
最高工作温度 125 °C 125 °C 125 °C 125 °C 125 °C 125 °C
最低工作温度 -55 °C -55 °C -55 °C -55 °C -55 °C -55 °C
输出特性 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE 3-STATE
输出极性 TRUE TRUE TRUE TRUE TRUE TRUE
封装主体材料 CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, METAL-SEALED COFIRED CERAMIC, GLASS-SEALED CERAMIC, GLASS-SEALED
封装代码 DIP DFP DIP DFP DIP DIP
封装等效代码 DIP16,.3 FL16,.3 DIP16,.3 FL16,.3 DIP16,.3 DIP16,.3
封装形状 RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR RECTANGULAR
封装形式 IN-LINE FLATPACK IN-LINE FLATPACK IN-LINE IN-LINE
电源 5/15 V 5/15 V 5/15 V 5/15 V 5/15 V 5/15 V
Prop。Delay @ Nom-Sup 405 ns 405 ns 405 ns 405 ns 405 ns 405 ns
传播延迟(tpd) 405 ns 405 ns 405 ns 405 ns 405 ns 405 ns
认证状态 Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified Not Qualified
筛选级别 MIL-PRF-38535 Class V MIL-PRF-38535 Class V MIL-PRF-38535 Class V MIL-PRF-38535 Class V MIL-PRF-38535 Class V MIL-PRF-38535 Class V
座面最大高度 5.08 mm 2.92 mm 5.08 mm 2.92 mm 5.08 mm 5.08 mm
最大供电电压 (Vsup) 18 V 18 V 18 V 18 V 18 V 18 V
最小供电电压 (Vsup) 3 V 3 V 3 V 3 V 3 V 3 V
标称供电电压 (Vsup) 5 V 5 V 5 V 5 V 5 V 5 V
表面贴装 NO YES NO YES NO NO
技术 CMOS CMOS CMOS CMOS CMOS CMOS
温度等级 MILITARY MILITARY MILITARY MILITARY MILITARY MILITARY
端子面层 GOLD GOLD Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb) Tin/Lead (Sn/Pb)
端子形式 THROUGH-HOLE FLAT THROUGH-HOLE FLAT THROUGH-HOLE THROUGH-HOLE
端子节距 2.54 mm 1.27 mm 2.54 mm 1.27 mm 2.54 mm 2.54 mm
端子位置 DUAL DUAL DUAL DUAL DUAL DUAL
总剂量 100k Rad(Si) V 100k Rad(Si) V 100k Rad(Si) V 100k Rad(Si) V 100k Rad(Si) V 100k Rad(Si) V
触发器类型 HIGH LEVEL HIGH LEVEL LOW LEVEL LOW LEVEL HIGH LEVEL LOW LEVEL
宽度 7.62 mm 6.73 mm 7.62 mm 6.73 mm 7.62 mm 7.62 mm
Base Number Matches 1 1 1 1 - -
是否Rohs认证 - - 不符合 不符合 不符合 不符合
峰值回流温度(摄氏度) - - NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
处于峰值回流温度下的最长时间 - - NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED NOT SPECIFIED
USB转接到IDE接口
USB转接到IDE接口...
lorant 嵌入式系统
今早7:30本届国赛题目已出,你怎么看?
2019年全国大学生电子技术竞赛题目已经于8月7日今早7:30的时候出来了。 还不知道题目的网友可以看这里: TI杯2019年全国大学生电子设计竞赛参考选题 426417 这些题目你怎么看? ......
okhxyyo 电子竞赛
拆个50V50A通讯电源
252649 252650 252651 252652 252653 252654 252655 252656 252657 252658 252659 252660 252661 252662 252663 252664 252665 252666 252667 252668 252669 ...
ylyfxzsx 以拆会友
RL78G14进度贴
板子已经收到,看见大家已经开始做了,我也要抓紧了时间了!!1...
billjing 瑞萨MCU/MPU
分享一个经典加法器电路
下图电路时我在产品设计中常用的经典加法器电路:47962 原理如下: 请看图四。因为虚断,运放同向端没有电流流过,则流过R1和R2的电流相等,同理流过R4和R3的电流也相等。故( ......
eeleader 工业自动化与控制
开发板问题
优易特HMI-STM32开发板板子质量如何,售后如何?有用过的说说,或者推荐一个开发板...
陶金 stm32/stm8

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1166  386  697  1062  2204  40  26  16  41  49 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved