电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

IDT72V36106L15PF

产品描述3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING
文件大小370KB,共39页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 选型对比 全文预览

IDT72V36106L15PF概述

3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING

文档预览

下载PDF文档
3.3 VOLT CMOS TRIPLE BUS SyncFIFO
TM
WITH BUS-MATCHING
16,384 x 36 x 2
32,768 x 36 x 2
65,536 x 36 x 2
IDT72V3686
IDT72V3696
IDT72V36106
FEATURES
Memory storage capacity:
IDT72V3686 – 16,384 x 36 x 2
IDT72V3696 – 32,768 x 36 x 2
IDT72V36106 – 65,536 x 36 x 2
Clock frequencies up to 100 MHz (6.5ns access time)
Two independent FIFOs buffer data between one bidirectional
36-bit port and two unidirectional 18-bit ports (Port C receives
and Port B transmits)
18-bit (word) and 9-bit (byte) bus sizing of 18 bits (word) on
Ports B and C
Select IDT Standard timing (using
EFA
,
EFB
,
FFA
, and
FFC
flag
functions) or First Word Fall Through Timing (using ORA, ORB,
IRA, and IRC flag functions)
Programmable Almost-Empty and Almost-Full flags; each has
five default offsets (8, 16, 64, 256 and 1024)
Serial or parallel programming of partial flags
Big- or Little-Endian format for word and byte bus sizes
Loopback mode on Port A
Retransmit Capability
Master Reset clears data and configures FIFO, Partial Reset
clears data but retains configuration settings
Mailbox bypass registers for each FIFO
Free-running CLKA, CLKB and CLKC may be asynchronous or
coincident (simultaneous reading and writing of data on a single
clock edge is permitted)
Auto power down minimizes power dissipation
Available in a space-saving 128-pin Thin Quad Flatpack (TQFP)
Pin compatible to the lower density parts, IDT72V3626/72V3636/
72V3646/72V3656/72V3666/72V3676
Industrial temperature range (–40°C to +85°C) is available
°
°
Green parts available, see ordering information
FUNCTIONAL BLOCK DIAGRAM
MBF1
CLKA
CSA
W/RA
ENA
MBA
LOOP
MRS1
PRS1
Mail 1
Register
Output Bus-
Matching
Input
Register
Output
Register
Port-A
Control
Logic
18
B
0
-B
17
36
RAM ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
36
FIFO1,
Mail1
Reset
Logic
36
Port-B
Control
Logic
Write
Pointer
Read
Pointer
CLKB
RENB
CSB
MBB
SIZEB
FFA/IRA
AFA
FS2
FS0/SD
FS1/SEN
A
0
-A
35
EFA/ORA
AEA
FIFO1
Status Flag
Logic
Common
Port
Control
Logic
(B and C)
EFB/ORB
AEB
Programmable Flag
Offset Registers
16
FIFO2
Timing
Mode
BE
Status Flag
Logic
Read
Pointer
Write
Pointer
FIFO2,
Mail2
Reset
Logic
Input Bus-
Matching
Input
Register
18
FWFT
FFC/IRC
AFC
MRS2
PRS2
36
RT1
RTM
RT2
Output
Register
FIFO1 and
FIFO2
Retransmit
Logic
36
RAM ARRAY
16,384 x 36
32,768 x 36
65,536 x 36
Mail 2
Register
36
C
0
-C
17
CLKC
WENC
MBC
SIZEC
4676 drw01
Port-C
Control
Logic
MBF2
IDT and the IDT logo are registered trademarks of Integrated Device Technology, Inc. The SyncFIFO™ is a trademark of Integrated Device Technology, nc.
COMMERICAL TEMPERATURE RANGE
FEBRUARY 2009
1
DSC-4676/7
©
2009 Integrated Device Technology, Inc. All rights reserved. Product specifications subject to change without notice.

IDT72V36106L15PF相似产品对比

IDT72V36106L15PF IDT72V3686 IDT72V3686L10PF IDT72V36106 IDT72V36106L10PF IDT72V3686L15PF IDT72V3696L10PF IDT72V3696 IDT72V3696L15PF
描述 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING 3.3 VOLT CMOS TRIPLE BUS SyncFIFOTM WITH BUS-MATCHING

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 596  1759  1120  1564  2884  12  36  23  32  59 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved