电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

71V67703S75PF8

产品描述Cache SRAM, 256KX36, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM, PLASTIC, TQFP-100
产品类别存储    存储   
文件大小975KB,共23页
制造商IDT (Integrated Device Technology)
下载文档 详细参数 全文预览

71V67703S75PF8概述

Cache SRAM, 256KX36, 7.5ns, CMOS, PQFP100, 14 X 20 MM, 1.40 MM, PLASTIC, TQFP-100

71V67703S75PF8规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称IDT (Integrated Device Technology)
零件包装代码QFP
包装说明14 X 20 MM, 1.40 MM, PLASTIC, TQFP-100
针数100
Reach Compliance Codenot_compliant
ECCN代码3A991
最长访问时间7.5 ns
其他特性FLOW-THROUGH ARCHITECTURE
最大时钟频率 (fCLK)117 MHz
I/O 类型COMMON
JESD-30 代码R-PQFP-G100
JESD-609代码e0
长度20 mm
内存密度9437184 bit
内存集成电路类型CACHE SRAM
内存宽度36
湿度敏感等级3
功能数量1
端子数量100
字数262144 words
字数代码256000
工作模式SYNCHRONOUS
最高工作温度70 °C
最低工作温度
组织256KX36
输出特性3-STATE
封装主体材料PLASTIC/EPOXY
封装代码LQFP
封装等效代码QFP100,.63X.87
封装形状RECTANGULAR
封装形式FLATPACK, LOW PROFILE
并行/串行PARALLEL
峰值回流温度(摄氏度)240
电源3.3 V
认证状态Not Qualified
座面最大高度1.6 mm
最大待机电流0.05 A
最小待机电流3.14 V
最大压摆率0.265 mA
最大供电电压 (Vsup)3.465 V
最小供电电压 (Vsup)3.135 V
标称供电电压 (Vsup)3.3 V
表面贴装YES
技术CMOS
温度等级COMMERCIAL
端子面层Tin/Lead (Sn85Pb15)
端子形式GULL WING
端子节距0.65 mm
端子位置QUAD
处于峰值回流温度下的最长时间20
宽度14 mm
Base Number Matches1

文档预览

下载PDF文档
256K X 36, 512K X 18
IDT71V67703
3.3V Synchronous SRAMs
IDT71V67903
3.3V I/O, Burst Counter
Flow-Through Outputs, Single Cycle Deselect
Features
x
x
x
x
x
x
x
x
256K x 36, 512K x 18 memory configurations
Supports fast access times:
– 7.5ns up to 117MHz clock frequency
– 8.0ns up to 100MHz clock frequency
– 8.5ns up to 87MHz clock frequency
LBO
input selects interleaved or linear burst mode
Self-timed write cycle with global write control (GW byte write
GW),
GW
enable (BWE and byte writes (BW
BWE),
BWx)
BWE
BW
3.3V core power supply
Power down controlled by ZZ input
3.3V I/O supply (V
DDQ
)
Packaged in a JEDEC Standard 100-pin thin plastic quad
flatpack (TQFP), 119 ball grid array (BGA) and 165 fine pitch ball
grid array (fBGA).
Description
The IDT71V67703/7903 are high-speed SRAMs organized as
256K x 36/512K x 18. The IDT71V67703/7903 SRAMs contain write,
data, address and control registers. There are no registers in the data
output path (flow-through architecture). Internal logic allows the SRAM to
generate a self-timed write based upon a decision which can be left until
the end of the write cycle.
The burst mode feature offers the highest level of performance to the
system designer, as the IDT71V67703/7903 can provide four cycles of
data for a single address presented to the SRAM. An internal burst address
counter accepts the first cycle address from the processor, initiating the
access sequence. The first cycle of output data will flow-through from the
array after a clock-to-data access time delay from the rising clock edge of
the same cycle. If burst mode operation is selected (ADV=LOW), the
subsequent three cycles of output data will be available to the user on the
next three rising clock edges. The order of these three addresses are
defined by the internal burst counter and the
LBO
input pin.
The IDT71V67703/7903 SRAMs utilize IDT’s latest high-performance
CMOS process and are packaged in a JEDEC standard 14mm x 20mm
100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array
(BGA) and a 165 fine pitch ball grid array (fBGA).
Pin Description Summary
A
0
-A
18
Address Inputs
Chip Enable
Chip Selects
Output Enable
Global Write Enable
Byte Write Enable
Individual Byte Write Selects
Clock
Burst Address Advance
Address Status (Cache Controller)
Address Status (Processor)
Linear / Interleaved Burst Order
Sleep Mode
Data Input / Output
Core Power, I/O Power
Ground
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
Input
I/O
Supply
Supply
Synchronous
Synchronous
Synchronous
Asynchronous
Synchronous
Synchronous
Synchronous
N/A
Synchronous
Synchronous
Synchronous
DC
Asynchronous
Synchronous
N/A
N/A
5309 tbl 01
CE
CS
0
,
CS
1
OE
GW
BWE
BW
1
,
BW
2
,
BW
3
,
BW
4
(1)
CLK
ADV
ADSC
ADSP
LBO
ZZ
I/O
0
-I/O
31
, I/O
P1
-I/O
P4
V
DD
, V
DDQ
V
SS
NOTE:
1.
BW
3
and
BW
4
are not applicable for the IDT71V67903.
DECEMBER 2003
1
©2002 Integrated Device Technology, Inc.
DSC-5309/05
设计下一代太阳能逆变器系统
据一家研究公司预测:2015年太阳能装机容量可能创纪录地增长25%,而全球太阳能发电量也将从2014年的40GW猛增至50GW。在每一台太阳能采集器中,其中一个关键终端设备就是太阳能逆变器。太阳能逆 ......
maylove 模拟与混合信号
c6678 中断未响应,DSP死掉
我用的芯片是c6678cyp yb20-3azde79多核,cpu用的是FSL8315,板子上面有2颗DSP采用的是自己设计的板子,使用的仿真器型号为xds100v2 usb emulatorccs的版本为CCS5.4.0.00091_win32 mcsdk版 ......
bhb DSP 与 ARM 处理器
sqlce的导出问题新手在线等
怎样把SQLCE里的数据导出ACCESS里面!在线等...
ustclkl 嵌入式系统
F2272供电电压跌落时,CPU复位问题
做了一个产品采用CR2450 3V电池供电,在产品工作时会有0.4V左右的电压跌落,这个时候会造成CPU复位,因为CPU是采用按键唤醒工作的模式。这样造成产品无法正常使用。大家有什么办法解决没有 ...
suoma 微控制器 MCU
GPS设计全攻略2
12、现在很多公司都在推出PMP+GPS 的方案,你怎么看待这种方案的前景?具体而言,在中国的前景如何? 面临哪些关键障碍?怎样才能去克服? 答1:PMP+GPS 方案,根据国内的市场调查和消费心理来 ......
songbo 消费电子

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1189  487  2010  1152  1661  24  10  41  34  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved