电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74LVC16374ADL-T

产品描述Flip Flops 3.3V 16-BIT POS D-TYPE 3-S
产品类别逻辑    逻辑   
文件大小733KB,共20页
制造商NXP(恩智浦)
官网地址https://www.nxp.com
标准
下载文档 详细参数 选型对比 全文预览

74LVC16374ADL-T在线购买

供应商 器件名称 价格 最低购买 库存  
74LVC16374ADL-T - - 点击查看 点击购买

74LVC16374ADL-T概述

Flip Flops 3.3V 16-BIT POS D-TYPE 3-S

74LVC16374ADL-T规格参数

参数名称属性值
Source Url Status Check Date2013-06-14 00:00:00
是否Rohs认证符合
厂商名称NXP(恩智浦)
零件包装代码SSOP
包装说明SSOP, SSOP48,.4
针数48
Reach Compliance Codeunknown
系列LVC/LCX/Z
JESD-30 代码R-PDSO-G48
JESD-609代码e4
长度15.875 mm
负载电容(CL)50 pF
逻辑集成电路类型BUS DRIVER
最大频率@ Nom-Sup100000000 Hz
最大I(ol)0.024 A
湿度敏感等级1
位数8
功能数量2
端口数量2
端子数量48
最高工作温度125 °C
最低工作温度-40 °C
输出特性3-STATE
输出极性TRUE
封装主体材料PLASTIC/EPOXY
封装代码SSOP
封装等效代码SSOP48,.4
封装形状RECTANGULAR
封装形式SMALL OUTLINE, SHRINK PITCH
包装方法TAPE AND REEL
峰值回流温度(摄氏度)260
电源3.3 V
Prop。Delay @ Nom-Sup7 ns
传播延迟(tpd)7.5 ns
认证状态Not Qualified
座面最大高度2.8 mm
最大供电电压 (Vsup)3.6 V
最小供电电压 (Vsup)1.2 V
标称供电电压 (Vsup)2.7 V
表面贴装YES
技术CMOS
温度等级AUTOMOTIVE
端子面层NICKEL PALLADIUM GOLD
端子形式GULL WING
端子节距0.635 mm
端子位置DUAL
处于峰值回流温度下的最长时间30
触发器类型POSITIVE EDGE
宽度7.5 mm
Base Number Matches1

文档预览

下载PDF文档
74LVC16374A; 74LVCH16374A
16-bit edge-triggered D-type flip-flop; 5 V tolerant; 3-state
Rev. 11 — 16 January 2013
Product data sheet
1. General description
The 74LVC16374A and 74LVCH16374A are 16-bit edge-triggered flip-flops featuring
separate D-type inputs with bus hold (74LVCH16374A only) for each flip-flop and 3-state
outputs for bus-oriented applications. It consists of two sections of eight positive
edge-triggered flip-flops. A clock input (nCP) and an output enable (nOE) are provided for
each octal.
The flip-flops store the state of their individual D-inputs that meet the set-up and hold time
requirements on the LOW-to-HIGH clock (CP) transition.
When pin nOE is LOW, the contents of the flip-flops are available at the outputs. When pin
nOE is HIGH, the outputs go to the high-impedance OFF-state. Operation of input nOE
does not affect the state of the flip-flops.
Inputs can be driven from either 3.3 V or 5 V devices. When disabled, up to 5.5 V can be
applied to the outputs. These features allow the use of these devices in mixed 3.3 V and
5 V applications.
Bus hold on data inputs eliminates the need for external pull-up resistors to hold unused
inputs.
2. Features and benefits
5 V tolerant inputs/outputs for interfacing with 5 V logic
Wide supply voltage range from 1.2 V to 3.6 V
CMOS low power consumption
Multibyte flow-through standard pinout architecture
Low inductance multiple supply pins for minimum noise and ground bounce
Direct interface with TTL levels
All data inputs have bus hold (74LVCH16374A only)
High-impedance outputs when V
CC
= 0 V
Complies with JEDEC standard:
JESD8-7A (1.65 V to 1.95 V)
JESD8-5A (2.3 V to 2.7 V)
JESD8-C/JESD36 (2.7 V to 3.6 V)
ESD protection:
HBM JESD22-A114F exceeds 2000 V
MM JESD22-A115-B exceeds 200 V
CDM JESD22-C101E exceeds 1000 V
Specified from
40 C
to +85
C
and
40 C
to +125
C

74LVC16374ADL-T相似产品对比

74LVC16374ADL-T 74LVCH16374ABQ518 74LVC16374ADGG-Q1J 74LVC16374ADL112 74LVCH16374ADL118 74LVC16374ABQ518 74LVCH16374ADL112 74LVCH16374ADL
描述 Flip Flops 3.3V 16-BIT POS D-TYPE 3-S Flip Flops 74LVCH16374ABQ/HUQFN60U/REEL13 Flip Flops 74LVC16374ADGG-Q100/TSSOP48/RE Flip Flops 3.3V 16-BIT POS Flip Flops 16-BIT 5V TOL. I/O Flip Flops 74LVC16374ABQ/HUQFN60U/REEL13D Flip Flops 16-BIT 5V TOL. I/O Flip Flops 16-BIT 5V TOL. I/O BUFFER D
产品种类
Product Category
- Flip Flops - Flip Flops Flip Flops Flip Flops Flip Flops -
制造商
Manufacturer
- NXP(恩智浦) - NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) NXP(恩智浦) -

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2333  1977  2051  1750  454  43  31  24  40  42 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved