电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

527R-01ILF

产品描述Power Switch ICs - Power Distribution
产品类别半导体    模拟混合信号IC   
文件大小102KB,共11页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

527R-01ILF在线购买

供应商 器件名称 价格 最低购买 库存  
527R-01ILF - - 点击查看 点击购买

527R-01ILF概述

Power Switch ICs - Power Distribution

527R-01ILF规格参数

参数名称属性值
产品种类
Product Category
Clock Buffer
制造商
Manufacturer
IDT(艾迪悌)
RoHSDetails
Number of Outputs2 Output
Maximum Input Frequency200 MHz
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3 V
最大工作温度
Maximum Operating Temperature
+ 85 C
最小工作温度
Minimum Operating Temperature
- 40 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
QSOP-28
系列
Packaging
Tube
占空比 - 最大
Duty Cycle - Max
55 %
高度
Height
1.47 mm
Input TypeLVCMOS
长度
Length
9.9 mm
Max Output Freq160 MHz
工作电源电流
Operating Supply Current
8 mA
输出类型
Output Type
LVCMOS
工厂包装数量
Factory Pack Quantity
48
宽度
Width
3.8 mm

文档预览

下载PDF文档
DATASHEET
CLOCK SLICER USER CONFIGURABLE ZERO DELAY BUFFER
Description
The ICS527-01 Clock Slicer is the most flexible way to
generate an output clock from an input clock with zero
skew. The user can easily configure the device to
produce nearly any output clock that is multiplied or
divided from the input clock. The part supports
non-integer multiplications and divisions. A SYNC
pulse indicates when the rising clock edges are aligned
with zero skew. Using Phase-Locked Loop (PLL)
techniques, the device accepts an input clock up to 200
MHz and produces an output clock up to 160 MHz.
The ICS527-01 aligns rising edges on ICLK and FBIN
at a ratio determined by the reference and feedback
dividers.
For configurable clocks that do not require zero delay,
use the ICS525.
ICS527-01
Features
Packaged as 28-pin SSOP (150 mil body)
Synchronizes fractional clocks rising edges
Pin configurable multiplication/division ratio
Slices frequency or period
SYNC pulse output indicates aligned edges
Input clock frequency of 600 kHz to 200 MHz
Output clock frequencies up to 160 MHz
Very low jitter
Duty cycle of 45/55 up to 160 MHz
Operating voltage of 3.3V
Pin selectable drive strength
Multiple outputs available when combined with
fanout buffers
Industrial temperature version available
Pb (lead) free package
Block Diagram
R6:R0
7
Reference
Divider
Feedback
Divider
PDTS
CLK1
PLL
Divide
by 2
PDTS
1
0
CLK2
Feedback can
come from
CLK1 or CLK2
(not both)
S1:S0
2
GND
2
VDD
2
2xDRIVE
ICLK
FBIN
SYNC
PDTS
OECLK2
7
F6:F0
DIV2
IDT™ / ICS™
CLOCK SLICER USER CONFIGURABLE ZERO DELAY BUFFER 1
ICS527-01
REV G 051310

527R-01ILF相似产品对比

527R-01ILF 527R-01LFT 527R-01LF 527R-01ILFT
描述 Power Switch ICs - Power Distribution Clock Buffer CLOCK SLICER CONFIGURABLE BUFFER Audio Transformers / Signal Transformers WE-LAN 10/100/1000 1Port ETR Base T SMD Clock Buffer CLOCK SLICER CONFIGURABLE BUFFER
产品种类
Product Category
Clock Buffer Clock Buffer Clock Buffer Clock Buffer
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
RoHS Details Details Details Details
安装风格
Mounting Style
SMD/SMT SMD/SMT SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
QSOP-28 QSOP-28 QSOP-28 QSOP-28
系列
Packaging
Tube Reel Tube Reel
高度
Height
1.47 mm 1.47 mm 1.47 mm 1.47 mm
长度
Length
9.9 mm 9.9 mm 9.9 mm 9.9 mm
工厂包装数量
Factory Pack Quantity
48 2500 48 2500
宽度
Width
3.8 mm 3.8 mm 3.8 mm 3.8 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 609  118  1414  1301  1643  14  16  22  25  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved