电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

Si5340C-Dxxxxx-GM

产品描述Clock Generators u0026 Support Products Factory pre-programmed: Clock Generator: 4-outputs up to 800 MHz; Integer only synthesis
产品类别半导体    模拟混合信号IC   
文件大小5MB,共53页
制造商Silicon Laboratories
下载文档 详细参数 全文预览

Si5340C-Dxxxxx-GM在线购买

供应商 器件名称 价格 最低购买 库存  
Si5340C-Dxxxxx-GM - - 点击查看 点击购买

Si5340C-Dxxxxx-GM概述

Clock Generators u0026 Support Products Factory pre-programmed: Clock Generator: 4-outputs up to 800 MHz; Integer only synthesis

Si5340C-Dxxxxx-GM规格参数

参数名称属性值
产品种类
Product Category
Clock Generators & Support Products
制造商
Manufacturer
Silicon Laboratories
系列
Packaging
Tray

文档预览

下载PDF文档
Si5341/40 Rev D Data Sheet
Low-Jitter, 10 or 4-Output, Any-Frequency, Any-Output Clock
Generator
The any-frequency, any-output Si5341/40 clock generators combine a wide-band PLL
with proprietary MultiSynth
fractional synthesizer technology to offer a versatile and
high performance clock generator platform. This highly flexible architecture is capable
of synthesizing a wide range of integer and non-integer related frequencies up to 1
GHz on 10 differential clock outputs while delivering sub-100 fs rms phase jitter per-
formance with 0 ppm error. Each of the clock outputs can be assigned its own format
and output voltage enabling the Si5341/40 to replace multiple clock ICs and oscillators
with a single device making it a true "clock tree on a chip."
The Si5341/40 can be quickly and easily configured using ClockBuilderPro software.
Custom part numbers are automatically assigned using a
ClockBuilder Pro
for fast,
free, and easy factory pre-programming or the Si5341/40 can be programmed via I2C
and SPI serial interfaces.
KEY FEATURES
• Generates any combination of output
frequencies from any input frequency
• Ultra-low jitter of 90 fs rms
• Input frequency range:
• External crystal: 25 to 54 MHz
• Differential clock: 10 to 750 MHz
• LVCMOS clock: 10 to 250 MHz
• Output frequency range:
• Differential: 100 Hz to 1028 MHz
• LVCMOS: 100 Hz to 250 MHz
• Highly configurable outputs compatible with
LVDS, LVPECL, LVCMOS, CML, and HCSL
with programmable signal amplitude
• Si5341: 4 input, 10 output, 64-QFN 9x9 mm
• Si5340: 4 input, 4 output, 44-QFN 7x7 mm
Applications:
• Clock tree generation replacing XOs, buffers, signal format translators
• Any-frequency clock translation
• Clocking for FPGAs, processors, memory
• Ethernet switches/routers
• OTN framers/mappers/processors
• Test equipment and instrumentation
• Broadcast video
25-54 MHz XTAL
XA
4 Input
Clocks
IN0
IN1
IN2
OSC
÷INT
÷INT
÷INT
PLL
XB
MultiSynth
MultiSynth
MultiSynth
MultiSynth
MultiSynth
÷INT
÷INT
÷INT
÷INT
÷INT
÷INT
Zero Delay
OUT0
OUT1
Si5340
Up to 10
Output Clocks
OUT2
OUT3
OUT4
OUT5
OUT6
OUT7
Si5341
OUT8
OUT9
FB_IN
Status Flags
I2C / SPI
÷INT
Status Monitor
Control
NVM
÷INT
÷INT
÷INT
÷INT
silabs.com
| Smart. Connected. Energy-friendly.
Rev. 1.0
恳请版主和各位大哥帮忙!如何在430中使用队列数据结构?
各位高手,由于项目需要,须在程序中使用队列,对列的成员是一个结构。写了个测试程序但是新节点总是挂不到队列中去,请各位大侠指点!我的代码如下: struct queueNode { long int dat ......
pqwgh 微控制器 MCU
请问ALTERA OPENCL 是否支持双精度的浮点
有个算法,实在GPGPU 上实现的, 并行度不够 请问ALTERA OPENCL 是否支持双精度的浮点...
h265 FPGA/CPLD
国内分立器件厂商集合
国内分立器件厂商大集合,没有在上面的赶快来补充啊! http://www.cntronics.com/bbs/viewthread.php?tid=774&extra=page%3D1...
xiaogangzhang 电源技术
【招聘】本单位诚聘DaVinCi等各类讲师
本单位招DaVinCi等各类讲师,要求有一定项目经历,表达能力强,待遇高,可周末,有意者请与我联系。地点北京,上海等地,QQ:1489302364,邮件:hailang869@163.com,联系人:罗先生...
sicengmei 求职招聘
I奇怪的O口配置现象!!!
我想配置P1.0——P1.3为输入,P1.4——P1.7为输出,程序如下P1DIR = 0xf0;P1OUT = 0xff;然后我用万用表测量了一下,发现P1.0和P1.3为低电平,这是为什么啊?用什么方法可以把P1.0——P1.3配置为 ......
wuqingyou 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1656  1526  1286  2403  1050  38  43  44  33  29 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved