电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

CY7C1440KV33-250BZXI

产品描述SRAM 36MB SRAM with ECC
产品类别存储   
文件大小3MB,共33页
制造商Cypress(赛普拉斯)
下载文档 详细参数 选型对比 全文预览

CY7C1440KV33-250BZXI在线购买

供应商 器件名称 价格 最低购买 库存  
CY7C1440KV33-250BZXI - - 点击查看 点击购买

CY7C1440KV33-250BZXI概述

SRAM 36MB SRAM with ECC

CY7C1440KV33-250BZXI规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
Cypress(赛普拉斯)
RoHSDetails
Memory Size36 Mbit
Organization1 M x 36
Access Time2.5 ns
Maximum Clock Frequency250 MHz
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
3.6 V
电源电压-最小
Supply Voltage - Min
3.135 V
Supply Current - Max240 mA
最小工作温度
Minimum Operating Temperature
- 40 C
最大工作温度
Maximum Operating Temperature
+ 85 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
FBGA-165
系列
Packaging
Tray
Memory TypeSDR
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
105
类型
Type
Synchronous

文档预览

下载PDF文档
CY7C1440KV33
CY7C1442KV33
CY7C1440KVE33
36-Mbit (1M × 36/2M × 18)
Pipelined Sync SRAM (With ECC)
36-Mbit (1M × 36/2M × 18) Pipelined Sync SRAM (With ECC)
Features
Functional Description
The CY7C1440KV33/CY7C1442KV33/CY7C1440KVE33 SRAM
integrate 1M × 36/2M × 18/1M × 36 SRAM cells with advanced
synchronous peripheral circuitry and a two-bit counter for
internal burst operation. All synchronous inputs are gated by
registers controlled by a positive-edge-triggered clock input
(CLK). The synchronous inputs include all addresses, all data
inputs, address-pipelining chip enable (CE
1
), depth-expansion
chip enables (CE
2
and CE
3
), burst control inputs (ADSC, ADSP,
and ADV), write enables (BW
X
and BWE), and global write (GW).
Asynchronous inputs include the output enable (OE) and the ZZ
pin.
Addresses and chip enables are registered at rising edge of
clock when either address strobe processor (ADSP) or address
strobe controller (ADSC) are active. Subsequent burst
addresses can be internally generated as controlled by the
advance pin (ADV).
Address, data inputs, and write controls are registered on-chip
to initiate a self-timed write cycle. This part supports byte write
operations (see pin descriptions and truth table for further
details). Write cycles can be one, two or four bytes wide as
controlled by the byte write control inputs. GW when active LOW
causes all bytes to be written.
The
CY7C1440KV33/CY7C1442KV33/CY7C1440KVE33
operate from a +3.3 V core power supply while all outputs may
operate with either a +2.5 V or +3.3 V supply. All inputs and
outputs are JEDEC-standard JESD8-5-compatible.
Supports bus operation up to 250 MHz
Available speed grades are 250 MHz and 167 MHz
Registered inputs and outputs for pipelined operation
3.3 V core power supply
2.5 V or 3.3 V I/O power supply
Fast clock-to-output time
2.5 ns (for 250 MHz device)
Provide high-performance 3-1-1-1 access rate
User-selectable burst counter supporting interleaved or linear
burst sequences
Separate processor and controller address strobes
Synchronous self-timed writes
Asynchronous output enable
Single cycle chip deselect
CY7C1440KV33, CY7C1442KV33 and CY7C1440KVE33 are
available in Pb-free 100-pin TQFP, and Pb-free and non Pb-free
165-ball FBGA packages.
IEEE 1149.1 JTAG-compatible boundary scan
“ZZ” sleep mode option
On-Chip error correction code (ECC) to reduce soft error rate
(SER)
Selection Guide
Description
Maximum access time
Maximum operating current
× 18
× 36
250 MHz
2.5
220
240
167 MHz
3.4
Not Offered
190
Unit
ns
mA
Cypress Semiconductor Corporation
Document Number: 001-66676 Rev. *G
198 Champion Court
San Jose
,
CA 95134-1709
408-943-2600
Revised July 5, 2016

CY7C1440KV33-250BZXI相似产品对比

CY7C1440KV33-250BZXI CY7C1440KVE33-167AXC
描述 SRAM 36MB SRAM with ECC
产品种类
Product Category
SRAM SRAM
制造商
Manufacturer
Cypress(赛普拉斯) Cypress(赛普拉斯)
RoHS Details Details
Memory Size 36 Mbit 36 Mbit
Organization 1 M x 36 1 M x 36
Access Time 2.5 ns 3.4 ns
Maximum Clock Frequency 250 MHz 167 MHz
接口类型
Interface Type
Parallel Parallel
电源电压-最大
Supply Voltage - Max
3.6 V 3.6 V
电源电压-最小
Supply Voltage - Min
3.135 V 3.135 V
Supply Current - Max 240 mA 190 mA
最小工作温度
Minimum Operating Temperature
- 40 C 0 C
最大工作温度
Maximum Operating Temperature
+ 85 C + 70 C
安装风格
Mounting Style
SMD/SMT SMD/SMT
封装 / 箱体
Package / Case
FBGA-165 TQFP-100
系列
Packaging
Tray Tray
Memory Type SDR SDR
工厂包装数量
Factory Pack Quantity
105 72
类型
Type
Synchronous Synchronous

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 815  191  1997  2104  375  29  45  54  36  51 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved