电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

709279L12PF8

产品描述SRAM PF PACKAGE
产品类别存储   
文件大小692KB,共18页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 全文预览

709279L12PF8在线购买

供应商 器件名称 价格 最低购买 库存  
709279L12PF8 - - 点击查看 点击购买

709279L12PF8概述

SRAM PF PACKAGE

709279L12PF8规格参数

参数名称属性值
产品种类
Product Category
SRAM
制造商
Manufacturer
IDT(艾迪悌)
RoHSNo
Memory Size512 kbit
Organization32 k x 16
Access Time12 ns
接口类型
Interface Type
Parallel
电源电压-最大
Supply Voltage - Max
5.5 V
电源电压-最小
Supply Voltage - Min
4.5 V
Supply Current - Max305 mA
最小工作温度
Minimum Operating Temperature
0 C
最大工作温度
Maximum Operating Temperature
+ 70 C
安装风格
Mounting Style
SMD/SMT
封装 / 箱体
Package / Case
TQFP-100
系列
Packaging
Reel
高度
Height
1.4 mm
长度
Length
14 mm
Memory TypeSDR
Moisture SensitiveYes
工厂包装数量
Factory Pack Quantity
750
类型
Type
Synchronous
宽度
Width
14 mm
单位重量
Unit Weight
0.023175 oz

文档预览

下载PDF文档
HIGH-SPEED 32/16K x 16
SYNCHRONOUS
DUAL-PORT STATIC RAM
Features
IDT709279/69S/L
True Dual-Ported memory cells which allow simultaneous
access of the same memory location
High-speed clock to data access
– Commercial: 9/12/15ns (max.)
– Industrial: 12ns (max.)
Low-power operation
– IDT709279/69S
Active: 950mW (typ.)
Standby: 5mW (typ.)
– IDT709279/69L
Active: 950mW (typ.)
Standby: 1mW (typ.)
Flow-Through or Pipelined output mode on either port via
the
FT/PIPE
pin
Dual chip enables allow for depth expansion without
additional logic
Counter enable and reset features
Full synchronous operation on both ports
– 4ns setup to clock and 1ns hold on all control, data, and
address inputs
– Data input, address, and control registers
– Fast 9ns clock to data out in the Pipelined output mode
– Self-timed write allows fast cycle time
– 15ns cycle time, 67MHz operation in Pipelined output mode
Separate upper-byte and lower-byte controls for
multiplexed bus and bus matching compatibility
TTL- compatible, single 5V (±10%) power supply
Industrial temperature range (–40°C to +85°C) is
available for selected speeds
Available in a 100-pin Thin Quad Flatpack (TQFP) package
Green parts available. See ordering information
Functional Block Diagram
R/W
L
UB
L
CE
0L
CE
1L
LB
L
OE
L
1
0
0/1
1
0
0/1
R/W
R
UB
R
CE
0R
CE
1R
LB
R
OE
R
FT/PIPE
L
I/O
8L
-
I/O
15L
I/O
0L
-I/O
7L
0/1
1b 0b b a 1a 0a
0a 1a
a
b 0b 1b
0/1
FT/PIPE
R
I/O
8R
-I/O
15R
,
,
I/O
Control
I/O
Control
I/O
0R
-I/O
7R
A
14L
(1)
A
0L
CLK
L
ADS
L
CNTEN
L
CNTRST
L
Counter/
Address
Reg.
MEMORY
ARRAY
Counter/
Address
Reg.
A
14R
(1)
A
0R
CLK
R
ADS
R
CNTEN
R
CNTRST
R
3243 drw 01
NOTE:
1. A
14X
is a NC for IDT709269.
JUNE 2015
1
©2015 Integrated Device Technology, Inc.
DSC-3243/15

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1518  1764  1430  2426  2577  40  44  57  1  12 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved