电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

LC51024VG-75F676C

产品描述CPLD - Complex Programmable Logic Devices PROGRAM EXPANDED LOG
产品类别可编程逻辑器件    可编程逻辑   
文件大小222KB,共49页
制造商Lattice(莱迪斯)
官网地址http://www.latticesemi.com
下载文档 详细参数 选型对比 全文预览

LC51024VG-75F676C在线购买

供应商 器件名称 价格 最低购买 库存  
LC51024VG-75F676C - - 点击查看 点击购买

LC51024VG-75F676C概述

CPLD - Complex Programmable Logic Devices PROGRAM EXPANDED LOG

LC51024VG-75F676C规格参数

参数名称属性值
是否Rohs认证不符合
厂商名称Lattice(莱迪斯)
零件包装代码BGA
包装说明FBGA-676
针数676
Reach Compliance Codenot_compliant
ECCN代码EAR99
其他特性YES
最大时钟频率90.9 MHz
系统内可编程YES
JESD-30 代码S-PBGA-B676
JESD-609代码e0
JTAG BSTYES
长度31 mm
湿度敏感等级3
专用输入次数
I/O 线路数量384
宏单元数1024
端子数量676
组织0 DEDICATED INPUTS, 384 I/O
输出函数MACROCELL
封装主体材料PLASTIC/EPOXY
封装代码BGA
封装等效代码BGA676,30X30,40
封装形状SQUARE
封装形式GRID ARRAY
峰值回流温度(摄氏度)225
电源1.5/3.3,1.8/3.3,3.3 V
可编程逻辑类型EE PLD
传播延迟7.5 ns
认证状态Not Qualified
座面最大高度2.6 mm
最大供电电压3.6 V
最小供电电压3 V
标称供电电压3.3 V
表面贴装YES
技术CMOS
端子面层Tin/Lead (Sn/Pb)
端子形式BALL
端子节距1 mm
端子位置BOTTOM
处于峰值回流温度下的最长时间30
宽度31 mm

文档预览

下载PDF文档
ispMACH 5000VG Family
3.3V In-System Programmable
SuperBIG, SuperWIDE High Density PLDs
TM
TM
TM
December 2001
Data Sheet
Features
High Density
• 768 to 1,024 macrocells
• 196 to 384 I/Os
Ease of Design
• Product term sharing
• Extensive clocking and OE capability
Easy System Integration
3.3V power supply
Hot socketing
Input pull-up, pull-down or bus-keeper
Open drain capability
Slew rate control
Macrocell-based power management
IEEE 1149.1 boundary scan testable
In-system programmable via IEEE 1532 ISC
compliant interface
sysCLOCK™ PLL – Timing Control
Multiply and divide factors between 1 and 32
Clock shifting capability ± 3.5ns in 500ps steps
Multiple output frequencies
External feedback capability for board-level
clock deskew
• LVDS/LVPECL clock input capability
High Speed Logic Implementation
• SuperWIDE 68-input logic block
• Up to 160 product terms per output
• Hierarchical routing structure provides fast inter-
connect
ispMACH 5000VG Introduction
The ispMACH 5000VG represents the third generation
of Lattice’s SuperWIDE CPLD architecture. Through
their wide 68-input blocks, these devices give signifi-
cantly improved speed performance for typical designs
over architectures with fewer inputs.
The ispMACH 5000VG takes the unique benefits of the
SuperWIDE architecture and extends it to higher densi-
ties referred to as SuperBIG, by using the combination
of an innovative product term architecture and a two-
tiered hierarchical routing architecture. Additionally,
sysCLOCK and sysIO capabilities have been added to
maximize system-level performance and integration.
sysIO™ Capability
LVCMOS 1.8, 2.5 and 3.3
LVTTL
SSTL 2 (I & II)
SSTL 3 (I & II)
CTT 3.3, CTT 2.5
HSTL (I & III)
PCI-X, PCI 3.3
GTL+
AGP-1X
5V tolerance
Programmable drive strength
Table 1. ispMACH 5000VG Family Selection Guide
ispMACH
5768VG
Macrocells
User I/O Options
t
PD
(ns)
t
S
– Set-up with 0 Hold (ns)
t
CO
(ns)
f
MAX
(MHz)
Supply Voltage (V)
Package
768
196/304
5.0
3.0
4.4
178
3.3V
256-ball fpBGA
484-ball fpBGA
ispMACH
51024VG
1,024
304/384
5.0
3.0
4.4
178
3.3V
484-ball fpBGA
676-ball fpBGA
www.latticesemi.com
1
5kvg_09

LC51024VG-75F676C相似产品对比

LC51024VG-75F676C LC5768VG-12F256I LC5768VG-5F256C
描述 CPLD - Complex Programmable Logic Devices PROGRAM EXPANDED LOG CPLD - Complex Programmable Logic Devices PROGRAM EXPANDED LOG CPLD - Complex Programmable Logic Devices PROGRAM EXPANDED LOG
是否Rohs认证 不符合 不符合 不符合
厂商名称 Lattice(莱迪斯) Lattice(莱迪斯) Lattice(莱迪斯)
零件包装代码 BGA BGA BGA
包装说明 FBGA-676 FBGA-256 FBGA-256
针数 676 256 256
Reach Compliance Code not_compliant not_compliant not_compliant
ECCN代码 EAR99 EAR99 EAR99
其他特性 YES YES YES
最大时钟频率 90.9 MHz 58.8 MHz 135.1 MHz
系统内可编程 YES YES YES
JESD-30 代码 S-PBGA-B676 S-PBGA-B256 S-PBGA-B256
JESD-609代码 e0 e0 e0
JTAG BST YES YES YES
长度 31 mm 17 mm 17 mm
湿度敏感等级 3 3 3
I/O 线路数量 384 196 196
宏单元数 1024 768 768
端子数量 676 256 256
组织 0 DEDICATED INPUTS, 384 I/O 0 DEDICATED INPUTS, 196 I/O 0 DEDICATED INPUTS, 196 I/O
输出函数 MACROCELL MACROCELL MACROCELL
封装主体材料 PLASTIC/EPOXY PLASTIC/EPOXY PLASTIC/EPOXY
封装代码 BGA BGA BGA
封装等效代码 BGA676,30X30,40 BGA256,16X16,40 BGA256,16X16,40
封装形状 SQUARE SQUARE SQUARE
封装形式 GRID ARRAY GRID ARRAY GRID ARRAY
峰值回流温度(摄氏度) 225 225 225
电源 1.5/3.3,1.8/3.3,3.3 V 1.5/3.3,1.8/3.3,3.3 V 1.5/3.3,1.8/3.3,3.3 V
可编程逻辑类型 EE PLD EE PLD EE PLD
传播延迟 7.5 ns 12 ns 5 ns
认证状态 Not Qualified Not Qualified Not Qualified
座面最大高度 2.6 mm 2.1 mm 2.1 mm
最大供电电压 3.6 V 3.6 V 3.6 V
最小供电电压 3 V 3 V 3 V
标称供电电压 3.3 V 3.3 V 3.3 V
表面贴装 YES YES YES
技术 CMOS CMOS CMOS
端子面层 Tin/Lead (Sn/Pb) Tin/Lead (Sn63Pb37) Tin/Lead (Sn63Pb37)
端子形式 BALL BALL BALL
端子节距 1 mm 1 mm 1 mm
端子位置 BOTTOM BOTTOM BOTTOM
处于峰值回流温度下的最长时间 30 30 30
宽度 31 mm 17 mm 17 mm

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2890  2584  2223  2286  325  48  8  32  7  28 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved