电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

GS8170LW36C-300

产品描述18Mb sigma 1x1Lp CMOS I/O Late Write SigmaRAM
文件大小644KB,共27页
制造商ETC
下载文档 全文预览

GS8170LW36C-300概述

18Mb sigma 1x1Lp CMOS I/O Late Write SigmaRAM

文档预览

下载PDF文档
GS8170LW36/72C-333/300/250/200
209-Bump BGA
Commercial Temp
Industrial Temp
Features
• Late Write mode, Pipelined Read mode
• JEDEC-standard SigmaRAM
pinout and package
• 1.8 V +150/–100 mV core power supply
• 1.8 V CMOS Interface
• ZQ controlled user-selectable output drive strength
• Dual Cycle Deselect
• Burst Read and Write option
• Fully coherent read and write pipelines
• Echo Clock outputs track data output drivers
• Byte write operation (9-bit bytes)
• 2 user-programmable chip enable inputs
• IEEE 1149.1 JTAG-compliant Serial Boundary Scan
• 209-bump, 14 mm x 22 mm, 1 mm bump pitch BGA package
• Pin-compatible with future 36Mb, 72Mb, and 144Mb
devices
18Mb
Σ
1x1Lp CMOS I/O
Late Write SigmaRAM™
Functional Description
200 MHz–333 MHz
1.8 V V
DD
1.8 V I/O
SigmaRAM Family Overview
GS8170LW36/72 SigmaRAMs are built in compliance with
the SigmaRAM pinout standard for synchronous SRAMs.
They are 18,874,368-bit (18Mb) SRAMs. This family of wide,
very low voltage CMOS I/O SRAMs is designed to operate at
the speeds needed to implement economical high performance
networking systems.
Bottom View
209-Bump, 14 mm x 22 mm BGA
1 mm Bump Pitch, 11 x 19 Bump Array
Because SigmaRAMs are synchronous devices, address data
inputs and read/write control inputs are captured on the rising
edge of the input clock. Write cycles are internally self-timed
and initiated by the rising edge of the clock input. This feature
eliminates complex off-chip write pulse generation required by
asynchronous SRAMs and simplifies input signal timing.
Σ
RAMs support pipelined reads utilizing a rising-edge-
triggered output register. They also utilize a Dual Cycle
Deselect (DCD) output deselect protocol.
Σ
RAMs are offered in a number of configurations including
Late Write, Double Late Write, and Double Data Rate (DDR).
The logical differences between the protocols employed by
these RAMs mainly involve various approaches to write
cueing and data transfer rates. The
Σ
RAM
family standard
allows a user to implement the interface protocol best suited to
the task at hand.
Σ
RAMs are implemented with high performance CMOS
technology and are packaged in a 209-bump BGA.
Parameter Synopsis
Key Fast Bin Specs
Cycle Time
Access Time
Symbol
tKHKH
tKHQV
- 333
3.0 ns
1.6 ns
Rev: 2.03 1/2005
1/27
© 2002, GSI Technology, Inc.
Specifications cited are subject to change without notice. For latest documentation see http://www.gsitechnology.com.
请问7805输出端电压和输入端电压有限制么???
我在网上看到有人说输出端应该小于输入端,是这样么???...
firegao311 嵌入式系统
有没哟童鞋想用A派工具组合换冲锋衣换的?
Deyisupport推荐你喜欢的放大器博文中评论奖,有没哟童鞋想用A派工具组合换冲锋衣换的? ...
hanskying666 聊聊、笑笑、闹闹
飞凌嵌入式OK335xS-II开发板第二波低价风暴
7月7日,飞凌嵌入式OK335xS-II开发板第二波低价风暴。有图有真相。 ...
jameswangsynnex ARM技术
新人报道
今天刚刚注册,希望各位多多指教。...
dzza 聊聊、笑笑、闹闹
【STM32F7英雄联盟大赛】demo模块及及界面理解
拿到stm32F746开发板,运行官方提供的demo,觉得很惊艳。 而且在项目中应该也可以使用这种方法,毕竟好的东西都可以学习和使用 初看代码,便看到k_ModuleAdd(),显得非常简洁独立,试着删除 ......
247153481 stm32/stm8
cc1101无线收发程序完整版
93240其实无线收发程序都是一样的,只是一个收一个接,希望用户注意咯...
tcvsdonnnie 微控制器 MCU

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 2331  700  1411  1591  1802  47  15  29  33  37 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved