电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

74SSTU32864ABFG

产品描述Registers 1:1 and 1:2 Registered Buffer with 1.8V SSTL I/O
产品类别半导体    逻辑   
文件大小171KB,共12页
制造商IDT(艾迪悌)
官网地址http://www.idt.com/
下载文档 详细参数 选型对比 全文预览

74SSTU32864ABFG在线购买

供应商 器件名称 价格 最低购买 库存  
74SSTU32864ABFG - - 点击查看 点击购买

74SSTU32864ABFG概述

Registers 1:1 and 1:2 Registered Buffer with 1.8V SSTL I/O

74SSTU32864ABFG规格参数

参数名称属性值
产品种类
Product Category
Registers
制造商
Manufacturer
IDT(艾迪悌)
封装 / 箱体
Package / Case
CABGA-96
高度
Height
1.4 mm
长度
Length
13.5 mm
宽度
Width
5.5 mm

文档预览

下载PDF文档
IDT74SSTU32864/A/C/D/G
1:1 AND 1:2 REGISTERED BUFFER WITH 1.8V SSTL I/O
COMMERCIAL TEMPERATURE RANGE
1:1 AND 1:2 REGISTERED
BUFFER WITH 1.8V SSTL I/O
IDT74SSTU32864/
A/C/D/G
FEATURES:
1:1 and 1:2 registered buffer
1.8V Operation
SSTL_18 style clock and data inputs
Differential CLK input
Control inputs compatible with LVCMOS levels
Flow-through architecture for optimum PCB design
Latch-up performance exceeds 100mA
ESD >2000V per MIL-STD-883, Method 3015; >200V using
machine model (C = 200pF, R = 0)
• Maximum operating frequency: 340MHz
• Available in 96-pin LFBGA package
APPLICATIONS:
• Ideally suited for DDR2-400/533 (PC2 - 3200/ 4200) registered
DIMM applications
• Along with CSPU877/A/D, zero delay PLL clock buffer, provides
complete solution for DDR2-400/533 DIMMs
• SSTU32864 is optimized for DDR2 Raw cards B and C
• SSTU32864A is optimized for DDR2 Raw card A
• SSTU32864C/D/G are optimized for DDR2 Raw cards A, B, and C
• SSTU32864G has control pins for output slew rate control
The SSTU32864 is a 25-bit 1:1 / 14-bit 1:2 configurable registered buffer
designed for 1.7V to 1.9V V
DD
operation. All clock and data inputs are
compatible with the JEDEC standard for SSTL_18. The control inputs are
LVCMOS. All outputs are 1.8V CMOS drivers that have been optimized
to drive the DDR2 DIMM load.
The SSTU32864 operates from a differential clock (CLK and
CLK).
Data
are registered at the crossing of CLK going high and
CLK
going low.
The C0 input controls the pinout configuration of the 1:2 pinout from the
A configuration (when low) to B configuration (when high). The C1 input
controls the configuration from the 25-bit 1:1 (when low) to 14-bit 1:2 (when
high).
This device supports low-power standby operation. When the reset input
(RESET) is low, the differential input receivers are disabled, and undriven
(floating) data, clock, and reference voltage (V
REF
) inputs are allowed. In
addition, when
RESET
is low all registers are reset, and all outputs are
forced low. The LVCMOS
RESET
and Cx inputs must always be held at
a valid logic high or low level.
To ensure defined outputs from the register before a stable clock has
been supplied,
RESET
must be held in the low state during power up.
In the DDR2 DIMM application,
RESET
is specified to be completely
asynchronous with respect to CLK and
CLK.
Therefore, no timing
relationship can be guaranteed between the two. When entering reset, the
register will be cleared and the outputs will be driven low quickly, relative
to the time to disable the differential input receivers. However, when coming
out of a reset, the register will become active quickly, relative to the time to
enable the differential input receivers. As long as the data inputs are low,
and the clock is stable during the time from the low-to-high transition of
RESET
until the input receivers are fully enabled, the design of the
SSTU32864 must ensure that the outputs will remain low, thus ensuring no
glitches on the outputs.
The device monitors both DCS and
CSR
inputs and will gate the outputs
from changing states when both DCS and
CSR
inputs are high. If either
DCS or
CSR
input is low, the device will function normally. The
RESET
input has priority over the DCS control and will force the inputs low. If the
DCS control functionality is not desired, then the
CSR
input can be hard-
wired to ground, in which case the set-up time requirement for DCS would
be the same as for the other D data inputs.
The SSTU32864G has two slew control pins (Z
OH
and Z
OL
) used to
optimize the signal integrity on the DIMM.
DESCRIPTION:
COMMERCIAL TEMPERATURE RANGE
1
c
2006 Integrated Device Technology, Inc.
The IDT logo is a registered trademark of Integrated Device Technology, Inc.
APRIL 2006
DSC-5980/27

74SSTU32864ABFG相似产品对比

74SSTU32864ABFG 74SSTU32864ABFG8 74SSTU32864CBFG
描述 Registers 1:1 and 1:2 Registered Buffer with 1.8V SSTL I/O Registers 1:1 and 1:2 Registered Buffer with 1.8V SSTL I/O Registers DDR II REGISTER
产品种类
Product Category
Registers Registers Registers
制造商
Manufacturer
IDT(艾迪悌) IDT(艾迪悌) IDT(艾迪悌)
封装 / 箱体
Package / Case
CABGA-96 CABGA-96 CABGA-96
高度
Height
1.4 mm 1.4 mm 1.4 mm
长度
Length
13.5 mm 13.5 mm 13.5 mm
宽度
Width
5.5 mm 5.5 mm 5.5 mm
系列
Packaging
- Reel Tube
RoHS - Details Details
Moisture Sensitive - Yes Yes
工厂包装数量
Factory Pack Quantity
- 3000 270
求助EM78P259N输出端口问题
我最近用义隆 EM78P259N的芯片开发程序。使用c语言实现的,开发环境为官方提供的集成开发环境eUIDE。 在仿真器上把程序写好后,然后烧录到芯片中。加点运行后没有任何反应。请各位大侠帮忙分析 ......
colwater 单片机
关于PINxn检测问题,紧急求助。
void main() { char i ; DDRC = 0x00; PORTC = 0xff; DDRA = 0xff; while(1) { PORTA = PINC; } } 这么一个简单的程序,PortA口接的是发光二极管,二极管正极接的是vcc,负极 ......
awenshizheyu Microchip MCU
H8/300 烧写器
请问大家还有没有 HD64F38086 的烧写器了,比较老的东西了。 如果有能否转让或者借出使用一下? ...
hzieegm0607 瑞萨MCU/MPU
MSP430x169 SPI 应用中出现问题,求大神帮助!!
本帖最后由 paulhyde 于 2014-9-15 04:11 编辑 1.中断程序发送数据,只能发送2个8位数据。如果程序中写发送3个8位数据,则实际情况, 只发送第1个8位数据和第3个8位数据。 2.可以发送1个8 ......
384568478 电子竞赛
EEWORLD大学堂----Two-Transistor Forward Converter Introduction
Two-Transistor Forward Converter Introduction:https://training.eeworld.com.cn/course/4406Introduction to the design of a Two-transistor forward converter.? The course itself cover ......
通通 电源技术
恩智浦NFC资料下载
充满乐趣的NFC,一起来下载吧~...
恩智浦半导体 无线连接

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1297  126  1513  515  616  27  3  31  11  13 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved