电子工程世界电子工程世界电子工程世界

关键词

搜索

型号

搜索

MK2049-01STR

产品描述Communications Clock PLL
文件大小85KB,共11页
制造商ICS ( IDT )
官网地址http://www.icst.com
下载文档 选型对比 全文预览

MK2049-01STR概述

Communications Clock PLL

文档预览

下载PDF文档
MK2049-01
Communications Clock PLL
Description
The MK2049 is a Phase-Locked Loop (PLL) based
clock synthesizer, which accepts an 8 kHz clock
input as a reference and generates T1, E1, T3, E3,
and OC3 frequencies. The device can also accept a
T1, E1, T3, or E3 input clock and provide the
same output for loop timing. All outputs are
frequency locked together and to the input. This
allows for the generation of locked clocks to an
8 kHz backplane clock, simplifying clock
distribution in communications systems.
MicroClock can customize this device for many
other different frequencies. Contact your
MicroClock representative for more details.
For a fixed input-output phase relationship, refer
to the MK2049-02, -03, or -3x. The MK2049-3x
are 3.3 V devices.
Features
• Packaged in 20 pin SOIC
• Meets the TR62411, ETS300 011, and GR-1244
specification for MTIE, Pull-in/Hold-in Range,
Phase Transients, and Jitter Generation for
Stratum 3, 4, and 4E
• Accepts multiple inputs: 8 kHz backplane clock or
Loop Timing frequencies
• Locks to 8 kHz ±100 ppm (External mode)
• Exact internal ratios eliminate the need for external
dividers
• Zero ppm synthesis error in all output clocks.
• Output clock rates include T1, E1, T3, E3, and
OC3÷8
• 5 V ±5% operation
• Offered in Commercial and Industrial temperature
versions
Block Diagram
VDD GND
4
4
FS3:0
4
Clock
Input
Reference
Crystal
External/
Loop
Timing
Mux
PLL
Clock
Synthesis,
Control, and
Jitter
Attenuation
Circuitry
Output
Buffer
Output
Buffer
Output
Buffer
CLK1
CLK2
X1
Crystal
Oscillator
X2
8 kHz
CAP1
CAP2
1
Revision 040601
Integrated Circuit Systems, Inc. • 525 Race Street • San Jose • CA • 95126 • (408)295-9800tel •www.icst.com
MDS 2049-01 J

MK2049-01STR相似产品对比

MK2049-01STR MK2049-01SI MK2049-01 MK2049-01SITR MK2049-01S
描述 Communications Clock PLL 44.736 MHz, OTHER CLOCK GENERATOR, PDSO20 Communications Clock PLL 44.736 MHz, OTHER CLOCK GENERATOR, PDSO20 44.736 MHz, OTHER CLOCK GENERATOR, PDSO20
功能数量 - 1 - 1 1
端子数量 - 20 - 20 20
最大工作温度 - 85 Cel - 85 Cel 70 Cel
最小工作温度 - -40 Cel - -40 Cel 0.0 Cel
最大供电/工作电压 - 5.25 V - 5.25 V 5.25 V
最小供电/工作电压 - 4.75 V - 4.75 V 4.75 V
额定供电电压 - 5 V - 5 V 5 V
加工封装描述 - 0.300 INCH, SOIC-20 - 0.300 INCH, SOIC-20 0.300 INCH, SOIC-20
状态 - TRANSFERRED - DISCONTINUED DISCONTINUED
包装形状 - 矩形的 - 矩形的 矩形的
包装尺寸 - SMALL OUTLINE - SMALL OUTLINE SMALL OUTLINE
表面贴装 - Yes - Yes Yes
端子形式 - GULL WING - GULL WING GULL WING
端子间距 - 1.27 mm - 1.27 mm 1.27 mm
端子涂层 - 锡 铅 - 锡 铅 锡 铅
端子位置 - -
包装材料 - 塑料/环氧树脂 - 塑料/环氧树脂 塑料/环氧树脂
温度等级 - INDUSTRIAL - INDUSTRIAL COMMERCIAL
不同的输出频率 - 22.368; 0.008 - 22.368; 0.008 22.368; 0.008
微处理器类型 - 其他时钟发生器 - 其他时钟发生器 其他时钟发生器
最大FCLK输出频率 - 44.74 MHz - 44.74 MHz 44.74 MHz
额定主时钟晶体频率 - 12.96 mHz - 12.96 mHz 12.96 mHz

 
EEWorld订阅号

 
EEWorld服务号

 
汽车开发圈

 
机器人开发圈

About Us 关于我们 客户服务 联系方式 器件索引 网站地图 最新更新 手机版

站点相关: 大学堂 TI培训 Datasheet 电子工程 索引文件: 1507  1820  2716  1881  2210  17  46  16  52  14 

器件索引   0 1 2 3 4 5 6 7 8 9 A B C D E F G H I J K L M N O P Q R S T U V W X Y Z

北京市海淀区中关村大街18号B座15层1530室 电话:(010)82350740 邮编:100190

电子工程世界版权所有 京B2-20211791 京ICP备10001474号-1 电信业务审批[2006]字第258号函 京公网安备 11010802033920号 Copyright © 2005-2026 EEWORLD.com.cn, Inc. All rights reserved